⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 mo24.rpt

📁 用硬件描述语言(或混合原理图)设计模24计数器模块、4-7显示译码模块、顶层模块。
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                                            e:\top\mo24.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/12/2008 20:01:08

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

mo24      EPM7032LC44-6    2        15       0      25      0           78 %

User Pins:                 2        15       0  



Project Information                                            e:\top\mo24.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                                            e:\top\mo24.rpt

** FILE HIERARCHY **



|count24:3|
|count24:3|lpm_add_sub:134|
|count24:3|lpm_add_sub:134|addcore:adder|
|count24:3|lpm_add_sub:134|addcore:adder|addcore:adder0|
|count24:3|lpm_add_sub:134|altshift:result_ext_latency_ffs|
|count24:3|lpm_add_sub:134|altshift:carry_ext_latency_ffs|
|count24:3|lpm_add_sub:134|altshift:oflow_ext_latency_ffs|
|count24:3|lpm_add_sub:178|
|count24:3|lpm_add_sub:178|addcore:adder|
|count24:3|lpm_add_sub:178|addcore:adder|addcore:adder0|
|count24:3|lpm_add_sub:178|altshift:result_ext_latency_ffs|
|count24:3|lpm_add_sub:178|altshift:carry_ext_latency_ffs|
|count24:3|lpm_add_sub:178|altshift:oflow_ext_latency_ffs|
|segmen4to7:36|
|segmen4to7:37|


Device-Specific Information:                                   e:\top\mo24.rpt
mo24

***** Logic for device 'mo24' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                            R  
                                            E  
                                            S  
                                            E  
                                         c  R  
                       V  G  G  G  c  G  o  V  
              l  l  e  C  N  N  N  l  N  u  E  
              d  a  n  C  D  D  D  k  D  t  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
      le |  7                                39 | RESERVED 
      lf |  8                                38 | RESERVED 
      lg |  9                                37 | RESERVED 
     GND | 10                                36 | hd 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | he 
RESERVED | 13                                33 | hf 
RESERVED | 14                                32 | hg 
     VCC | 15                                31 | lb 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | lc 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  h  R  h  R  h  
              E  E  E  E  N  C  b  E  a  E  c  
              S  S  S  S  D  C     S     S     
              E  E  E  E           E     E     
              R  R  R  R           R     R     
              V  V  V  V           V     V     
              E  E  E  E           E     E     
              D  D  D  D           D     D     


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                                   e:\top\mo24.rpt
mo24

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     9/16( 56%)   6/16( 37%)   0/16(  0%)   4/36( 11%) 
B:    LC17 - LC32    16/16(100%)  10/16( 62%)   0/16(  0%)  12/36( 33%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            16/32     ( 50%)
Total logic cells used:                         25/32     ( 78%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   25/32     ( 78%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  5.28
Total fan-in:                                   132

Total input pins required:                       2
Total output pins required:                     15
Total bidirectional pins required:               0
Total logic cells required:                     25
Total flipflops required:                        9
Total product terms required:                   61
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                   e:\top\mo24.rpt
mo24

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   4    (1)  (A)      INPUT               0      0   0    0    0    1    6  en


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                   e:\top\mo24.rpt
mo24

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        0      0   0    1    9    1    0  cout
  26     30    B     OUTPUT      t        0      0   0    0    4    0    0  ha
  24     32    B     OUTPUT      t        0      0   0    0    4    0    0  hb
  28     28    B     OUTPUT      t        0      0   0    0    4    0    0  hc
  36     22    B     OUTPUT      t        0      0   0    0    4    0    0  hd
  34     23    B     OUTPUT      t        0      0   0    0    4    0    0  he
  33     24    B     OUTPUT      t        0      0   0    0    4    0    0  hf
  32     25    B     OUTPUT      t        0      0   0    0    4    0    0  hg
   5      2    A     OUTPUT      t        0      0   0    0    4    0    0  la
  31     26    B     OUTPUT      t        0      0   0    0    4    0    0  lb
  29     27    B     OUTPUT      t        0      0   0    0    4    0    0  lc
   6      3    A     OUTPUT      t        0      0   0    0    4    0    0  ld
   7      4    A     OUTPUT      t        0      0   0    0    4    0    0  le
   8      5    A     OUTPUT      t        0      0   0    0    4    0    0  lf
   9      6    A     OUTPUT      t        0      0   0    0    4    0    0  lg


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                   e:\top\mo24.rpt
mo24

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (21)    16    A       SOFT      t        0      0   0    0    3    0    1  |COUNT24:3|LPM_ADD_SUB:178|addcore:adder|addcore:adder0|result_node2
 (18)    13    A       SOFT      t        0      0   0    0    4    0    1  |COUNT24:3|LPM_ADD_SUB:178|addcore:adder|addcore:adder0|result_node3
 (40)    18    B       DFFE   +  t        0      0   0    1    9    8    6  |COUNT24:3|lq3 (|COUNT24:3|:13)
 (39)    19    B       DFFE   +  t        0      0   0    1    9    8    7  |COUNT24:3|lq2 (|COUNT24:3|:14)
 (38)    20    B       TFFE   +  t        0      0   0    1    7    8    7  |COUNT24:3|lq1 (|COUNT24:3|:15)
 (37)    21    B       TFFE   +  t        0      0   0    1    0    8    7  |COUNT24:3|lq0 (|COUNT24:3|:16)
 (17)    12    A       TFFE   +  t        0      0   0    0    0    8    5  |COUNT24:3|hq3 (|COUNT24:3|:17)
 (12)     8    A       TFFE   +  t        0      0   0    0    0    8    5  |COUNT24:3|hq2 (|COUNT24:3|:18)
 (25)    31    B       TFFE   +  t        0      0   0    1    8    8    5  |COUNT24:3|hq1 (|COUNT24:3|:19)
 (27)    29    B       TFFE   +  t        0      0   0    1    7    8    3  |COUNT24:3|hq0 (|COUNT24:3|:20)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                   e:\top\mo24.rpt
mo24

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                           Logic cells placed in LAB 'A'
        +----------------- LC16 |COUNT24:3|LPM_ADD_SUB:178|addcore:adder|addcore:adder0|result_node2
        | +--------------- LC13 |COUNT24:3|LPM_ADD_SUB:178|addcore:adder|addcore:adder0|result_node3
        | | +------------- LC12 |COUNT24:3|hq3
        | | | +----------- LC8 |COUNT24:3|hq2
        | | | | +--------- LC2 la
        | | | | | +------- LC3 ld
        | | | | | | +----- LC4 le
        | | | | | | | +--- LC5 lf
        | | | | | | | | +- LC6 lg
        | | | | | | | | | 
        | | | | | | | | |   Other LABs fed by signals
        | | | | | | | | |   that feed LAB 'A'
LC      | | | | | | | | | | A B |     Logic cells that feed LAB 'A':

Pin
43   -> - - - - - - - - - | - - | <-- clk
LC18 -> - * - - * * * * * | * * | <-- |COUNT24:3|lq3
LC19 -> * * - - * * * * * | * * | <-- |COUNT24:3|lq2
LC20 -> * * - - * * * * * | * * | <-- |COUNT24:3|lq1
LC21 -> * * - - * * * * * | * * | <-- |COUNT24:3|lq0


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                   e:\top\mo24.rpt
mo24

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                                         Logic cells placed in LAB 'B'
        +------------------------------- LC18 |COUNT24:3|lq3
        | +----------------------------- LC19 |COUNT24:3|lq2
        | | +--------------------------- LC20 |COUNT24:3|lq1
        | | | +------------------------- LC21 |COUNT24:3|lq0
        | | | | +----------------------- LC31 |COUNT24:3|hq1
        | | | | | +--------------------- LC29 |COUNT24:3|hq0
        | | | | | | +------------------- LC17 cout

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -