⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 chw.fit.rpt

📁 8*8的点阵设计例子可以让刚开始做设计的朋友来参考一下
💻 RPT
📖 第 1 页 / 共 5 页
字号:
+-------------------------------------------------------------------------+
; Fitter Device Options                                                   ;
+----------------------------------------------+--------------------------+
; Option                                       ; Setting                  ;
+----------------------------------------------+--------------------------+
; Enable user-supplied start-up clock (CLKUSR) ; Off                      ;
; Enable device-wide reset (DEV_CLRn)          ; Off                      ;
; Enable device-wide output enable (DEV_OE)    ; Off                      ;
; Enable INIT_DONE output                      ; Off                      ;
; Configuration scheme                         ; Active Serial            ;
; Error detection CRC                          ; Off                      ;
; Reserve all unused pins                      ; As output driving ground ;
; Base pin-out file on sameframe device        ; Off                      ;
+----------------------------------------------+--------------------------+


+----------------------------+
; Advanced Data - General    ;
+--------------------+-------+
; Name               ; Value ;
+--------------------+-------+
; Status Code        ; 0     ;
; Desired User Slack ; 0     ;
; Fit Attempts       ; 1     ;
+--------------------+-------+


+------------------------------------------------------------------------------------------+
; Advanced Data - Placement Preparation                                                    ;
+--------------------------------------------------------------------------------+---------+
; Name                                                                           ; Value   ;
+--------------------------------------------------------------------------------+---------+
; Auto Fit Point 1 - Fit Attempt 1                                               ; ff      ;
; Mid Wire Use - Fit Attempt 1                                                   ; 0       ;
; Mid Slack - Fit Attempt 1                                                      ; -5346   ;
; Internal Atom Count - Fit Attempt 1                                            ; 45      ;
; LE/ALM Count - Fit Attempt 1                                                   ; 45      ;
; LAB Count - Fit Attempt 1                                                      ; 9       ;
; Outputs per Lab - Fit Attempt 1                                                ; 3.111   ;
; Inputs per LAB - Fit Attempt 1                                                 ; 3.111   ;
; Global Inputs per LAB - Fit Attempt 1                                          ; 0.444   ;
; LAB Constraint 'non-global clock / CE pair + async load' - Fit Attempt 1       ; 0:9     ;
; LAB Constraint 'ce + sync load' - Fit Attempt 1                                ; 0:9     ;
; LAB Constraint 'non-global controls' - Fit Attempt 1                           ; 0:5;1:4 ;
; LAB Constraint 'un-route combination' - Fit Attempt 1                          ; 0:5;1:4 ;
; LAB Constraint 'non-global with asyn_clear' - Fit Attempt 1                    ; 0:5;1:4 ;
; LAB Constraint 'un-route with async_clear' - Fit Attempt 1                     ; 0:5;1:4 ;
; LAB Constraint 'non-global async clear + sync clear' - Fit Attempt 1           ; 0:5;1:4 ;
; LAB Constraint 'global non-clock/non-asynch_clear' - Fit Attempt 1             ; 0:9     ;
; LAB Constraint 'ygr_cl_ngclk_gclkce_sload_aload_constraint' - Fit Attempt 1    ; 0:9     ;
; LAB Constraint 'global control signals' - Fit Attempt 1                        ; 0:5;1:4 ;
; LAB Constraint 'clock / ce pair constraint' - Fit Attempt 1                    ; 0:5;1:4 ;
; LAB Constraint 'aload_aclr pair with aload used' - Fit Attempt 1               ; 0:9     ;
; LAB Constraint 'aload_aclr pair' - Fit Attempt 1                               ; 0:5;1:4 ;
; LAB Constraint 'sload_sclear pair' - Fit Attempt 1                             ; 0:5;1:4 ;
; LAB Constraint 'invert_a constraint' - Fit Attempt 1                           ; 0:2;1:7 ;
; LAB Constraint 'has placement constraint' - Fit Attempt 1                      ; 0:5;1:4 ;
; LAB Constraint 'use of ADATA or SDATA by registers constraint' - Fit Attempt 1 ; 0:9     ;
; LEs in Chains - Fit Attempt 1                                                  ; 32      ;
; LEs in Long Chains - Fit Attempt 1                                             ; 32      ;
; LABs with Chains - Fit Attempt 1                                               ; 4       ;
; LABs with Multiple Chains - Fit Attempt 1                                      ; 0       ;
; Time - Fit Attempt 1                                                           ; 0       ;
+--------------------------------------------------------------------------------+---------+


+----------------------------------------------+
; Advanced Data - Placement                    ;
+-------------------------------------+--------+
; Name                                ; Value  ;
+-------------------------------------+--------+
; Auto Fit Point 2 - Fit Attempt 1    ; ff     ;
; Early Wire Use - Fit Attempt 1      ; 0      ;
; Early Slack - Fit Attempt 1         ; -15136 ;
; Auto Fit Point 3 - Fit Attempt 1    ; ff     ;
; Auto Fit Point 4 - Fit Attempt 1    ; ff     ;
; Mid Wire Use - Fit Attempt 1        ; 0      ;
; Mid Slack - Fit Attempt 1           ; -6214  ;
; Late Wire Use - Fit Attempt 1       ; 0      ;
; Late Slack - Fit Attempt 1          ; -6214  ;
; Auto Fit Point 5 - Fit Attempt 1    ; ff     ;
; Time - Fit Attempt 1                ; 0      ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.031  ;
+-------------------------------------+--------+


+---------------------------------------------+
; Advanced Data - Routing                     ;
+-------------------------------------+-------+
; Name                                ; Value ;
+-------------------------------------+-------+
; Early Slack - Fit Attempt 1         ; -4938 ;
; Early Wire Use - Fit Attempt 1      ; 0     ;
; Peak Regional Wire - Fit Attempt 1  ; 0     ;
; Mid Slack - Fit Attempt 1           ; -5558 ;
; Late Slack - Fit Attempt 1          ; -5539 ;
; Late Slack - Fit Attempt 1          ; -5539 ;
; Late Wire Use - Fit Attempt 1       ; 0     ;
; Time - Fit Attempt 1                ; 0     ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.032 ;
+-------------------------------------+-------+


+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Thu Jan 03 16:20:57 2008
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off chw -c chw
Info: Selected device EP1C6T144C8 for design "chw"
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
    Info: Device EP1C3T144C8 is compatible
Info: No exact pin location assignment(s) for 3 pins of 3 total pins
    Info: Pin q[0] not assigned to an exact location on the device
    Info: Pin q[1] not assigned to an exact location on the device
    Info: Pin clk not assigned to an exact location on the device
Info: Timing requirements not specified -- quality metrics such as performance and power consumption may be sacrificed to reduce compilation time.
Info: Completed User Assigned Global Signals Promotion Operation
Info: DQS I/O pins require 0 global routing resources
Info: Automatically promoted signal "clk" to use Global clock in PIN 17
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Finished moving registers into I/O cells, LUTs, and RAM blocks
Info: Finished register packing: elapsed time is 00:00:00
Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement
    Info: Number of I/O pins in group: 2 (unused VREF, 3.30 VCCIO, 0 input, 2 output, 0 bidirectional)
        Info: I/O standards used: LVTTL.
Info: I/O bank details before I/O pin placement
    Info: Statistics of I/O banks
        Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 3 total pin(s) used --  19 pins available
        Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  26 pins available
        Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  24 pins available
        Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  26 pins available
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is register to register delay of 5.681 ns
    Info: 1: +

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -