📄 prev_cmp_a8255.fit.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus II " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 7.2 Build 207 03/18/2008 Service Pack 3 SJ Full Version " "Info: Version 7.2 Build 207 03/18/2008 Service Pack 3 SJ Full Version" { } { } 0 0 "%1!s!" 0 0 "" 0} { "Info" "IQEXE_START_BANNER_TIME" "Thu Jun 12 18:17:25 2008 " "Info: Processing started: Thu Jun 12 18:17:25 2008" { } { } 0 0 "Processing started: %1!s!" 0 0 "" 0} } { } 4 0 "Running %2!s! %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off A8255 -c A8255 " "Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off A8255 -c A8255" { } { } 0 0 "Command: %1!s!" 0 0 "" 0}
{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "A8255 EP20K30ETC144-1 " "Info: Automatically selected device EP20K30ETC144-1 for design A8255" { } { } 0 0 "Automatically selected device %2!s! for design %1!s!" 0 0 "" 0}
{ "Info" "ITDC_FITTER_TIMING_ENGINE" "Classic " "Info: Fitter is using the Classic Timing Analyzer" { } { } 0 0 "Fitter is using the %1!s! Timing Analyzer" 0 0 "" 0}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1000 MHz " "Info: Assuming a global fmax requirement of 1000 MHz" { } { } 0 0 "Assuming a global %1!s! requirement of %2!s!" 0 0 "" 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" { } { } 0 0 "Not setting a global %1!s! requirement" 0 0 "" 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" { } { } 0 0 "Not setting a global %1!s! requirement" 0 0 "" 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" { } { } 0 0 "Not setting a global %1!s! requirement" 0 0 "" 0} } { } 0 0 "Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" 0 0 "" 0}
{ "Info" "IFIT_FIT_GLOBAL_SIGNAL_PROMOTION" "CLK automatically " "Info: Promoted cell \"CLK\" to global signal automatically" { } { } 0 0 "Promoted cell \"%1!s!\" to global signal %2!s!" 0 0 "" 0}
{ "Info" "IFIT_FIT_GLOBAL_SIGNAL_PROMOTION" "RESET automatically " "Info: Promoted cell \"RESET\" to global signal automatically" { } { } 0 0 "Promoted cell \"%1!s!\" to global signal %2!s!" 0 0 "" 0}
{ "Info" "IFIT_FIT_ATTEMPT" "1 Thu Jun 12 2008 18:17:29 " "Info: Started fitting attempt 1 on Thu Jun 12 2008 at 18:17:29" { } { } 0 0 "Started fitting attempt %1!d! on %2!s! at %3!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" { } { } 0 0 "Fitter placement preparation operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 0 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" { } { } 0 0 "Fitter placement operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" { } { } 0 0 "Fitter placement was successful" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACER_ESTIMATED_ROUTING_RESOURCE_USAGE" "" "Info: Design requires the following device routing resources:" { { "Info" "IFITAPI_FITAPI_INFO_VPR_ROUTING_RESOURCE_USAGE_OVERALL_COL_FSTTRK" "2 " "Info: Overall column FastTrack interconnect = 2%" { } { } 0 0 "Overall column FastTrack interconnect = %1!d!%%" 0 0 "" 0} { "Info" "IFITAPI_FITAPI_INFO_VPR_ROUTING_RESOURCE_USAGE_OVERALL_ROW_FSTTRK" "5 " "Info: Overall row FastTrack interconnect = 5%" { } { } 0 0 "Overall row FastTrack interconnect = %1!d!%%" 0 0 "" 0} { "Info" "IFITAPI_FITAPI_INFO_VPR_ROUTING_RESOURCE_USAGE_MAX_COL_FSTTRK" "4 " "Info: Maximum column FastTrack interconnect = 4%" { } { } 0 0 "Maximum column FastTrack interconnect = %1!d!%%" 0 0 "" 0} { "Info" "IFITAPI_FITAPI_INFO_VPR_ROUTING_RESOURCE_USAGE_MAX_ROW_FSTTRK" "11 " "Info: Maximum row FastTrack interconnect = 11%" { } { } 0 0 "Maximum row FastTrack interconnect = %1!d!%%" 0 0 "" 0} } { } 0 0 "Design requires the following device routing resources:" 0 0 "" 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "5.574 ns register register " "Info: Estimated most critical path is register to register delay of 5.574 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.161 ns) 0.161 ns portcout:I_portcout\|PortCOutRegQ\[0\] 1 REG LAB_7_C2 4 " "Info: 1: + IC(0.000 ns) + CELL(0.161 ns) = 0.161 ns; Loc. = LAB_7_C2; Fanout = 4; REG Node = 'portcout:I_portcout\|PortCOutRegQ\[0\]'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { portcout:I_portcout|PortCOutRegQ[0] } "NODE_NAME" } } { "PORTCOUT.VHD" "" { Text "E:/Study/A8255/PORTCOUT.VHD" 356 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.246 ns) + CELL(0.890 ns) 1.297 ns portcout:I_portcout\|PortCOutRegD~6693 2 COMB LAB_7_C2 1 " "Info: 2: + IC(0.246 ns) + CELL(0.890 ns) = 1.297 ns; Loc. = LAB_7_C2; Fanout = 1; COMB Node = 'portcout:I_portcout\|PortCOutRegD~6693'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.136 ns" { portcout:I_portcout|PortCOutRegQ[0] portcout:I_portcout|PortCOutRegD~6693 } "NODE_NAME" } } { "PORTCOUT.VHD" "" { Text "E:/Study/A8255/PORTCOUT.VHD" 26 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.246 ns) + CELL(0.890 ns) 2.433 ns portcout:I_portcout\|PortCOutRegD\[1\]~6694 3 COMB LAB_7_C2 1 " "Info: 3: + IC(0.246 ns) + CELL(0.890 ns) = 2.433 ns; Loc. = LAB_7_C2; Fanout = 1; COMB Node = 'portcout:I_portcout\|PortCOutRegD\[1\]~6694'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.136 ns" { portcout:I_portcout|PortCOutRegD~6693 portcout:I_portcout|PortCOutRegD[1]~6694 } "NODE_NAME" } } { "PORTCOUT.VHD" "" { Text "E:/Study/A8255/PORTCOUT.VHD" 26 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.246 ns) + CELL(0.890 ns) 3.569 ns portcout:I_portcout\|PortCOutRegD\[1\]~6695 4 COMB LAB_7_C2 1 " "Info: 4: + IC(0.246 ns) + CELL(0.890 ns) = 3.569 ns; Loc. = LAB_7_C2; Fanout = 1; COMB Node = 'portcout:I_portcout\|PortCOutRegD\[1\]~6695'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.136 ns" { portcout:I_portcout|PortCOutRegD[1]~6694 portcout:I_portcout|PortCOutRegD[1]~6695 } "NODE_NAME" } } { "PORTCOUT.VHD" "" { Text "E:/Study/A8255/PORTCOUT.VHD" 26 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.246 ns) + CELL(0.890 ns) 4.705 ns portcout:I_portcout\|PortCOutRegD\[1\]~6696 5 COMB LAB_7_C2 1 " "Info: 5: + IC(0.246 ns) + CELL(0.890 ns) = 4.705 ns; Loc. = LAB_7_C2; Fanout = 1; COMB Node = 'portcout:I_portcout\|PortCOutRegD\[1\]~6696'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.136 ns" { portcout:I_portcout|PortCOutRegD[1]~6695 portcout:I_portcout|PortCOutRegD[1]~6696 } "NODE_NAME" } } { "PORTCOUT.VHD" "" { Text "E:/Study/A8255/PORTCOUT.VHD" 26 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.246 ns) + CELL(0.623 ns) 5.574 ns portcout:I_portcout\|PortCOutRegQ\[1\] 6 REG LAB_7_C2 5 " "Info: 6: + IC(0.246 ns) + CELL(0.623 ns) = 5.574 ns; Loc. = LAB_7_C2; Fanout = 5; REG Node = 'portcout:I_portcout\|PortCOutRegQ\[1\]'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.869 ns" { portcout:I_portcout|PortCOutRegD[1]~6696 portcout:I_portcout|PortCOutRegQ[1] } "NODE_NAME" } } { "PORTCOUT.VHD" "" { Text "E:/Study/A8255/PORTCOUT.VHD" 356 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.344 ns ( 77.93 % ) " "Info: Total cell delay = 4.344 ns ( 77.93 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.230 ns ( 22.07 % ) " "Info: Total interconnect delay = 1.230 ns ( 22.07 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.574 ns" { portcout:I_portcout|PortCOutRegQ[0] portcout:I_portcout|PortCOutRegD~6693 portcout:I_portcout|PortCOutRegD[1]~6694 portcout:I_portcout|PortCOutRegD[1]~6695 portcout:I_portcout|PortCOutRegD[1]~6696 portcout:I_portcout|PortCOutRegQ[1] } "NODE_NAME" } } } 0 0 "Estimated most critical path is %2!s! to %3!s! delay of %1!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:04 " "Info: Fitter placement operations ending: elapsed time is 00:00:04" { } { } 0 0 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" { } { } 0 0 "Fitter routing operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 0 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "155 " "Info: Allocated 155 megabytes of memory during processing" { } { } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Thu Jun 12 18:17:34 2008 " "Info: Processing ended: Thu Jun 12 18:17:34 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:09 " "Info: Elapsed time: 00:00:09" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "" 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -