⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dds.sim.rpt

📁 基于CYCLONE II的程序,DDS原理的函数信号发生器.采用查表法实现.各位可以参考.
💻 RPT
📖 第 1 页 / 共 2 页
字号:
The following table displays output ports that toggle between 1 and 0 during simulation.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Complete 1/0-Value Coverage                                                                                                                                                                                                  ;
+-----------------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------------------+------------------+
; Node Name                                                                                           ; Output Port Name                                                                                    ; Output Port Type ;
+-----------------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------------------+------------------+
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[6]    ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[6]    ; regout           ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[5]    ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[5]    ; regout           ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[4]    ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[4]    ; regout           ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[3]    ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[3]    ; regout           ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[2]    ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[2]    ; regout           ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[1]    ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[1]    ; regout           ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[0]    ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[0]    ; regout           ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[0]~39 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[0]~39 ; combout          ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[0]~39 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[0]~40 ; cout             ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[1]~38 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[1]~38 ; combout          ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[1]~38 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[1]~41 ; cout             ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[2]~37 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[2]~37 ; combout          ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[2]~37 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[2]~42 ; cout             ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[3]~36 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[3]~36 ; combout          ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[3]~36 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[3]~43 ; cout             ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[4]~35 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[4]~35 ; combout          ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[4]~35 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[4]~44 ; cout             ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[5]~34 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[5]~34 ; combout          ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[5]~34 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[5]~45 ; cout             ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[6]~33 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[6]~33 ; combout          ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[6]~33 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[6]~46 ; cout             ;
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[7]~32 ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[7]~32 ; combout          ;
; |test|pin_out[6]                                                                                    ; |test|pin_out[6]                                                                                    ; padio            ;
; |test|pin_out[5]                                                                                    ; |test|pin_out[5]                                                                                    ; padio            ;
; |test|pin_out[4]                                                                                    ; |test|pin_out[4]                                                                                    ; padio            ;
; |test|pin_out[3]                                                                                    ; |test|pin_out[3]                                                                                    ; padio            ;
; |test|pin_out[2]                                                                                    ; |test|pin_out[2]                                                                                    ; padio            ;
; |test|pin_out[1]                                                                                    ; |test|pin_out[1]                                                                                    ; padio            ;
; |test|pin_out[0]                                                                                    ; |test|pin_out[0]                                                                                    ; padio            ;
; |test|clk                                                                                           ; |test|clk                                                                                           ; combout          ;
; |test|clk~clkctrl                                                                                   ; |test|clk~clkctrl                                                                                   ; outclk           ;
+-----------------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------------------+------------------+


The following table displays output ports that do not toggle to 1 during simulation.
+-------------------------------------------------------+
; Missing 1-Value Coverage                              ;
+-----------------+------------------+------------------+
; Node Name       ; Output Port Name ; Output Port Type ;
+-----------------+------------------+------------------+
; |test|pin_in[7] ; |test|pin_in[7]  ; combout          ;
; |test|pin_in[6] ; |test|pin_in[6]  ; combout          ;
; |test|pin_in[5] ; |test|pin_in[5]  ; combout          ;
; |test|pin_in[4] ; |test|pin_in[4]  ; combout          ;
; |test|pin_in[3] ; |test|pin_in[3]  ; combout          ;
; |test|pin_in[2] ; |test|pin_in[2]  ; combout          ;
; |test|pin_in[1] ; |test|pin_in[1]  ; combout          ;
; |test|pin_in[0] ; |test|pin_in[0]  ; combout          ;
+-----------------+------------------+------------------+


The following table displays output ports that do not toggle to 0 during simulation.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Missing 0-Value Coverage                                                                                                                                                                                               ;
+--------------------------------------------------------------------------------------------------+--------------------------------------------------------------------------------------------------+------------------+
; Node Name                                                                                        ; Output Port Name                                                                                 ; Output Port Type ;
+--------------------------------------------------------------------------------------------------+--------------------------------------------------------------------------------------------------+------------------+
; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[7] ; |test|add_sub:inst|lpm_add_sub:lpm_add_sub_component|add_sub_blg:auto_generated|pipeline_dffe[7] ; regout           ;
; |test|pin_out[7]                                                                                 ; |test|pin_out[7]                                                                                 ; padio            ;
; |test|pin_in[7]                                                                                  ; |test|pin_in[7]                                                                                  ; combout          ;
; |test|pin_in[6]                                                                                  ; |test|pin_in[6]                                                                                  ; combout          ;
; |test|pin_in[5]                                                                                  ; |test|pin_in[5]                                                                                  ; combout          ;
; |test|pin_in[4]                                                                                  ; |test|pin_in[4]                                                                                  ; combout          ;
; |test|pin_in[3]                                                                                  ; |test|pin_in[3]                                                                                  ; combout          ;
; |test|pin_in[2]                                                                                  ; |test|pin_in[2]                                                                                  ; combout          ;
; |test|pin_in[1]                                                                                  ; |test|pin_in[1]                                                                                  ; combout          ;
; |test|pin_in[0]                                                                                  ; |test|pin_in[0]                                                                                  ; combout          ;
+--------------------------------------------------------------------------------------------------+--------------------------------------------------------------------------------------------------+------------------+


+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage      ;
+--------+------------+


+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
    Info: Version 6.1 Build 201 11/27/2006 SJ Web Edition
    Info: Processing started: Wed May 23 19:47:31 2007
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off DDS -c dds
Info: Using vector source file "D:/works/模电/lab/VHDL/dds/test.vwf"
Info: Overwriting simulation input file with simulation results
    Info: A backup of test.vwf called dds.sim_ori.vwf has been created in the db folder
Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
    Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
Info: Simulation partitioned into 1 sub-simulations
Info: Simulation coverage is      75.61 %
Info: Number of transitions in simulation is 1076
Info: Vector file test.vwf is saved in VWF text format. You can compress it into CVWF format in order to reduce file size. For more details please refer to the Quartus II Help.
Info: Quartus II Simulator was successful. 0 errors, 0 warnings
    Info: Allocated 88 megabytes of memory during processing
    Info: Processing ended: Wed May 23 19:47:32 2007
    Info: Elapsed time: 00:00:01


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -