⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dds.flow.rpt

📁 基于CYCLONE II的程序,DDS原理的函数信号发生器.采用查表法实现.各位可以参考.
💻 RPT
字号:
Flow report for dds
Wed May 23 19:47:06 2007
Quartus II Version 6.1 Build 201 11/27/2006 SJ Web Edition


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Flow Summary
  3. Flow Settings
  4. Flow Non-Default Global Settings
  5. Flow Elapsed Time
  6. Flow Log



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+------------------------------------------------------------------------------+
; Flow Summary                                                                 ;
+------------------------------------+-----------------------------------------+
; Flow Status                        ; Successful - Wed May 23 19:47:05 2007   ;
; Quartus II Version                 ; 6.1 Build 201 11/27/2006 SJ Web Edition ;
; Revision Name                      ; dds                                     ;
; Top-level Entity Name              ; test                                    ;
; Family                             ; Cyclone II                              ;
; Met timing requirements            ; Yes                                     ;
; Total logic elements               ; 8 / 4,608 ( < 1 % )                     ;
;     Total combinational functions  ; 8 / 4,608 ( < 1 % )                     ;
;     Dedicated logic registers      ; 8 / 4,608 ( < 1 % )                     ;
; Total registers                    ; 8                                       ;
; Total pins                         ; 17 / 89 ( 19 % )                        ;
; Total virtual pins                 ; 0                                       ;
; Total memory bits                  ; 0 / 119,808 ( 0 % )                     ;
; Embedded Multiplier 9-bit elements ; 0 / 26 ( 0 % )                          ;
; Total PLLs                         ; 0 / 2 ( 0 % )                           ;
; Device                             ; EP2C5T144C6                             ;
; Timing Models                      ; Final                                   ;
+------------------------------------+-----------------------------------------+


+-----------------------------------------+
; Flow Settings                           ;
+-------------------+---------------------+
; Option            ; Setting             ;
+-------------------+---------------------+
; Start date & time ; 05/23/2007 19:46:49 ;
; Main task         ; Compilation         ;
; Revision Name     ; dds                 ;
+-------------------+---------------------+


+----------------------------------------------------------------------------+
; Flow Non-Default Global Settings                                           ;
+------------------------+--------+---------------+-------------+------------+
; Assignment Name        ; Value  ; Default Value ; Entity Name ; Section Id ;
+------------------------+--------+---------------+-------------+------------+
; PARTITION_NETLIST_TYPE ; SOURCE ; --            ; test        ; Top        ;
; TOP_LEVEL_ENTITY       ; test   ; dds           ; --          ; --         ;
+------------------------+--------+---------------+-------------+------------+


+----------------------------------------+
; Flow Elapsed Time                      ;
+-------------------------+--------------+
; Module Name             ; Elapsed Time ;
+-------------------------+--------------+
; Analysis & Synthesis    ; 00:00:02     ;
; Partition Merge         ; 00:00:00     ;
; Fitter                  ; 00:00:04     ;
; Assembler               ; 00:00:06     ;
; Classic Timing Analyzer ; 00:00:00     ;
; Total                   ; 00:00:12     ;
+-------------------------+--------------+


------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off DDS -c dds
quartus_cdb --read_settings_files=off --write_settings_files=off DDS -c dds --merge=on
quartus_fit --read_settings_files=off --write_settings_files=off DDS -c dds
quartus_asm --read_settings_files=off --write_settings_files=off DDS -c dds
quartus_tan --read_settings_files=off --write_settings_files=off DDS -c dds --timing_analysis_only



⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -