⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 part2.map.qmsg

📁 基于FPGA的CPU设计 VHDL 编写
💻 QMSG
📖 第 1 页 / 共 2 页
字号:
{ "Warning" "WVRFX_VRFC_DRIVERLESS_OUTPUT_PORT" "HEX3\[5\] part2.v(6) " "Warning (10034): Output port \"HEX3\[5\]\" at part2.v(6) has no driver" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0}
{ "Warning" "WVRFX_VRFC_DRIVERLESS_OUTPUT_PORT" "HEX3\[4\] part2.v(6) " "Warning (10034): Output port \"HEX3\[4\]\" at part2.v(6) has no driver" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0}
{ "Warning" "WVRFX_VRFC_DRIVERLESS_OUTPUT_PORT" "HEX3\[3\] part2.v(6) " "Warning (10034): Output port \"HEX3\[3\]\" at part2.v(6) has no driver" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0}
{ "Warning" "WVRFX_VRFC_DRIVERLESS_OUTPUT_PORT" "HEX3\[2\] part2.v(6) " "Warning (10034): Output port \"HEX3\[2\]\" at part2.v(6) has no driver" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0}
{ "Warning" "WVRFX_VRFC_DRIVERLESS_OUTPUT_PORT" "HEX3\[1\] part2.v(6) " "Warning (10034): Output port \"HEX3\[1\]\" at part2.v(6) has no driver" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0}
{ "Warning" "WVRFX_VRFC_DRIVERLESS_OUTPUT_PORT" "HEX3\[0\] part2.v(6) " "Warning (10034): Output port \"HEX3\[0\]\" at part2.v(6) has no driver" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0}
{ "Warning" "WSGN_SEARCH_FILE" "ramlpm.v 1 1 " "Warning: Using design file ramlpm.v, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project" { { "Info" "ISGN_ENTITY_NAME" "1 ramlpm " "Info: Found entity 1: ramlpm" {  } { { "ramlpm.v" "" { Text "F:/altera/exercise/lab8/part2/ramlpm.v" 36 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0}  } {  } 0 0 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!d! design units and %3!d! entities in project" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "ramlpm ramlpm:u0 " "Info: Elaborating entity \"ramlpm\" for hierarchy \"ramlpm:u0\"" {  } { { "part2.v" "u0" { Text "F:/altera/exercise/lab8/part2/part2.v" 18 -1 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "../../../quartus60/libraries/megafunctions/altsyncram.tdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file ../../../quartus60/libraries/megafunctions/altsyncram.tdf" { { "Info" "ISGN_ENTITY_NAME" "1 altsyncram " "Info: Found entity 1: altsyncram" {  } { { "altsyncram.tdf" "" { Text "f:/altera/quartus60/libraries/megafunctions/altsyncram.tdf" 426 1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "altsyncram ramlpm:u0\|altsyncram:altsyncram_component " "Info: Elaborating entity \"altsyncram\" for hierarchy \"ramlpm:u0\|altsyncram:altsyncram_component\"" {  } { { "ramlpm.v" "altsyncram_component" { Text "F:/altera/exercise/lab8/part2/ramlpm.v" 71 -1 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Info" "ISGN_ELABORATION_HEADER" "ramlpm:u0\|altsyncram:altsyncram_component " "Info: Elaborated megafunction instantiation \"ramlpm:u0\|altsyncram:altsyncram_component\"" {  } { { "ramlpm.v" "" { Text "F:/altera/exercise/lab8/part2/ramlpm.v" 71 -1 0 } }  } 0 0 "Elaborated megafunction instantiation \"%1!s!\"" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "db/altsyncram_s8h1.tdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file db/altsyncram_s8h1.tdf" { { "Info" "ISGN_ENTITY_NAME" "1 altsyncram_s8h1 " "Info: Found entity 1: altsyncram_s8h1" {  } { { "db/altsyncram_s8h1.tdf" "" { Text "F:/altera/exercise/lab8/part2/db/altsyncram_s8h1.tdf" 36 1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "altsyncram_s8h1 ramlpm:u0\|altsyncram:altsyncram_component\|altsyncram_s8h1:auto_generated " "Info: Elaborating entity \"altsyncram_s8h1\" for hierarchy \"ramlpm:u0\|altsyncram:altsyncram_component\|altsyncram_s8h1:auto_generated\"" {  } { { "altsyncram.tdf" "auto_generated" { Text "f:/altera/quartus60/libraries/megafunctions/altsyncram.tdf" 905 4 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "SEG7_LUT SEG7_LUT:u1 " "Info: Elaborating entity \"SEG7_LUT\" for hierarchy \"SEG7_LUT:u1\"" {  } { { "part2.v" "u1" { Text "F:/altera/exercise/lab8/part2/part2.v" 19 -1 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WSGN_WIDTH_MISMATCH_INPUT_PORT" "iDIG u2 1 4 " "Warning: Port \"iDIG\" on the entity instantiation of \"u2\" is connected to a signal of width 1. The formal width of the signal in the module is 4.  Extra bits will be driven by GND." {  } { { "part2.v" "u2" { Text "F:/altera/exercise/lab8/part2/part2.v" 20 -1 0 } }  } 0 0 "Port \"%1!s!\" on the entity instantiation of \"%2!s!\" is connected to a signal of width %3!d!. The formal width of the signal in the module is %4!d!.  Extra bits will be driven by GND." 0 0}
{ "Warning" "WOPT_MLS_STUCK_PIN_HDR" "" "Warning: Output pins are stuck at VCC or GND" { { "Warning" "WOPT_MLS_STUCK_PIN" "LEDG\[1\] GND " "Warning: Pin \"LEDG\[1\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 5 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "LEDG\[2\] GND " "Warning: Pin \"LEDG\[2\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 5 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "LEDG\[3\] GND " "Warning: Pin \"LEDG\[3\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 5 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "LEDG\[4\] GND " "Warning: Pin \"LEDG\[4\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 5 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "LEDG\[5\] GND " "Warning: Pin \"LEDG\[5\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 5 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "LEDG\[6\] GND " "Warning: Pin \"LEDG\[6\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 5 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "LEDG\[7\] GND " "Warning: Pin \"LEDG\[7\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 5 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX2\[0\] GND " "Warning: Pin \"HEX2\[0\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX2\[1\] GND " "Warning: Pin \"HEX2\[1\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX2\[2\] GND " "Warning: Pin \"HEX2\[2\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX2\[3\] GND " "Warning: Pin \"HEX2\[3\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX2\[4\] GND " "Warning: Pin \"HEX2\[4\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX2\[5\] GND " "Warning: Pin \"HEX2\[5\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX2\[6\] GND " "Warning: Pin \"HEX2\[6\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX3\[0\] GND " "Warning: Pin \"HEX3\[0\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX3\[1\] GND " "Warning: Pin \"HEX3\[1\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX3\[2\] GND " "Warning: Pin \"HEX3\[2\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX3\[3\] GND " "Warning: Pin \"HEX3\[3\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX3\[4\] GND " "Warning: Pin \"HEX3\[4\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX3\[5\] GND " "Warning: Pin \"HEX3\[5\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX3\[6\] GND " "Warning: Pin \"HEX3\[6\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX7\[1\] GND " "Warning: Pin \"HEX7\[1\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX7\[2\] GND " "Warning: Pin \"HEX7\[2\]\" stuck at GND" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} { "Warning" "WOPT_MLS_STUCK_PIN" "HEX7\[6\] VCC " "Warning: Pin \"HEX7\[6\]\" stuck at VCC" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 6 -1 0 } }  } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0}  } {  } 0 0 "Output pins are stuck at VCC or GND" 0 0}
{ "Warning" "WSCL_SCL_UNNECESSARY_INPUT_PIN_HDR" "7 " "Warning: Design contains 7 input pin(s) that do not drive logic" { { "Warning" "WSCL_SCL_UNNECESSARY_INPUT_PIN" "SW\[8\] " "Warning: No output dependent on input pin \"SW\[8\]\"" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 3 -1 0 } }  } 0 0 "No output dependent on input pin \"%1!s!\"" 0 0} { "Warning" "WSCL_SCL_UNNECESSARY_INPUT_PIN" "SW\[9\] " "Warning: No output dependent on input pin \"SW\[9\]\"" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 3 -1 0 } }  } 0 0 "No output dependent on input pin \"%1!s!\"" 0 0} { "Warning" "WSCL_SCL_UNNECESSARY_INPUT_PIN" "SW\[10\] " "Warning: No output dependent on input pin \"SW\[10\]\"" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 3 -1 0 } }  } 0 0 "No output dependent on input pin \"%1!s!\"" 0 0} { "Warning" "WSCL_SCL_UNNECESSARY_INPUT_PIN" "SW\[16\] " "Warning: No output dependent on input pin \"SW\[16\]\"" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 3 -1 0 } }  } 0 0 "No output dependent on input pin \"%1!s!\"" 0 0} { "Warning" "WSCL_SCL_UNNECESSARY_INPUT_PIN" "KEY\[1\] " "Warning: No output dependent on input pin \"KEY\[1\]\"" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 4 -1 0 } }  } 0 0 "No output dependent on input pin \"%1!s!\"" 0 0} { "Warning" "WSCL_SCL_UNNECESSARY_INPUT_PIN" "KEY\[2\] " "Warning: No output dependent on input pin \"KEY\[2\]\"" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 4 -1 0 } }  } 0 0 "No output dependent on input pin \"%1!s!\"" 0 0} { "Warning" "WSCL_SCL_UNNECESSARY_INPUT_PIN" "KEY\[3\] " "Warning: No output dependent on input pin \"KEY\[3\]\"" {  } { { "part2.v" "" { Text "F:/altera/exercise/lab8/part2/part2.v" 4 -1 0 } }  } 0 0 "No output dependent on input pin \"%1!s!\"" 0 0}  } {  } 0 0 "Design contains %1!d! input pin(s) that do not drive logic" 0 0}
{ "Info" "ISCL_SCL_TM_SUMMARY" "129 " "Info: Implemented 129 device resources after synthesis - the final resource count might be different" { { "Info" "ISCL_SCL_TM_IPINS" "22 " "Info: Implemented 22 input pins" {  } {  } 0 0 "Implemented %1!d! input pins" 0 0} { "Info" "ISCL_SCL_TM_OPINS" "64 " "Info: Implemented 64 output pins" {  } {  } 0 0 "Implemented %1!d! output pins" 0 0} { "Info" "ISCL_SCL_TM_LCELLS" "35 " "Info: Implemented 35 logic cells" {  } {  } 0 0 "Implemented %1!d! logic cells" 0 0} { "Info" "ISCL_SCL_TM_RAMS" "8 " "Info: Implemented 8 RAM segments" {  } {  } 0 0 "Implemented %1!d! RAM segments" 0 0}  } {  } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 56 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 56 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Tue Aug 07 15:49:35 2007 " "Info: Processing ended: Tue Aug 07 15:49:35 2007" {  } {  } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:04 " "Info: Elapsed time: 00:00:04" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -