⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 rom_32x8.syr

📁 本文件包括多路选择器器建模
💻 SYR
字号:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.55 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.55 s | Elapsed : 0.00 / 0.00 s --> Reading design: rom_32x8.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : rom_32x8.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : rom_32x8Output Format                      : NGCTarget Device                      : xc2s200-5-pq208---- Source OptionsTop Module Name                    : rom_32x8Automatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : rom_32x8.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NOtristate2logic                     : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling source file "rom_32x8.v"Module <rom_32x8> compiledNo errors in compilationAnalysis of file <rom_32x8.prj> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <rom_32x8>.Module <rom_32x8> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <rom_32x8>.    Related source file is rom_32x8.v.    Found 16x8-bit ROM for signal <dout>.    Summary:	inferred   1 ROM(s).Unit <rom_32x8> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# ROMs                             : 1 16x8-bit ROM                      : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <rom_32x8> ...Loading device for application Xst from file 'v200.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block rom_32x8, actual ratio is 0.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : rom_32x8.ngrTop Level Output File Name         : rom_32x8Output Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 12Macro Statistics :# ROMs                             : 1#      16x8-bit ROM                : 1Cell Usage :# BELS                             : 8#      GND                         : 1#      LUT4                        : 7# IO Buffers                       : 12#      IBUF                        : 4#      OBUF                        : 8=========================================================================Device utilization summary:---------------------------Selected Device : 2s200pq208-5  Number of Slices:                       4  out of   2352     0%   Number of 4 input LUTs:                 7  out of   4704     0%   Number of bonded IOBs:                 12  out of    144     8%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:------------------No clock signals found in this designTiming Summary:---------------Speed Grade: -5   Minimum period: No path found   Minimum input arrival time before clock: No path found   Maximum output required time after clock: No path found   Maximum combinational path delay: 10.234nsTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default path analysisDelay:               10.234ns (Levels of Logic = 3)  Source:            addre<0> (PAD)  Destination:       dout<6> (PAD)  Data Path: addre<0> to dout<6>                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O             7   0.924   1.950  addre_0_IBUF (addre_0_IBUF)     LUT4:I0->O            1   0.653   1.150  Mrom_dout_inst_lut4_01 (dout_0_OBUF)     OBUF:I->O                 5.557          dout_0_OBUF (dout<0>)    ----------------------------------------    Total                     10.234ns (7.134ns logic, 3.100ns route)                                       (69.7% logic, 30.3% route)=========================================================================CPU : 2.67 / 3.77 s | Elapsed : 3.00 / 4.00 s --> Total memory usage is 56900 kilobytes

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -