📄 fin.ant
字号:
-- D:\SUM
-- VHDL Annotation Test Bench created by
-- HDL Bencher 6.1i
-- Fri Nov 16 22:52:15 2007
LIBRARY IEEE;USE IEEE.STD_LOGIC_1164.ALL;USE IEEE.STD_LOGIC_ARITH.ALL;USE IEEE.STD_LOGIC_UNSIGNED.ALL;USE IEEE.STD_LOGIC_TEXTIO.ALL;
USE STD.TEXTIO.ALL;
ENTITY fin IS
END fin;
ARCHITECTURE testbench_arch OF fin IS
-- If you get a compiler error on the following line,
-- from the menu do Options->Configuration select VHDL 87
FILE RESULTS: TEXT OPEN WRITE_MODE IS "d:\sum\fin.ano";
COMPONENT sum
PORT (
adress : Out std_logic_vector (15 DOWNTO 0);
sdata : InOut std_logic_vector (15 DOWNTO 0);
sir : Out std_logic_vector (15 DOWNTO 0);
spc : Out std_logic_vector (15 DOWNTO 0);
smdr : Out std_logic_vector (15 DOWNTO 0);
sreg0 : Out std_logic_vector (7 DOWNTO 0);
sreg1 : Out std_logic_vector (7 DOWNTO 0);
sreg2 : Out std_logic_vector (7 DOWNTO 0);
sreg7 : Out std_logic_vector (7 DOWNTO 0);
sbus : Out std_logic_vector (7 DOWNTO 0);
sacc : Out std_logic_vector (7 DOWNTO 0);
clk : In std_logic;
ncs : Out std_logic;
nwr : Out std_logic;
nrd : Out std_logic;
nbl : Out std_logic;
nbh : Out std_logic;
reset : In std_logic
);
END COMPONENT;
SIGNAL adress : std_logic_vector (15 DOWNTO 0);
SIGNAL sdata : std_logic_vector (15 DOWNTO 0);
SIGNAL sir : std_logic_vector (15 DOWNTO 0);
SIGNAL spc : std_logic_vector (15 DOWNTO 0);
SIGNAL smdr : std_logic_vector (15 DOWNTO 0);
SIGNAL sreg0 : std_logic_vector (7 DOWNTO 0);
SIGNAL sreg1 : std_logic_vector (7 DOWNTO 0);
SIGNAL sreg2 : std_logic_vector (7 DOWNTO 0);
SIGNAL sreg7 : std_logic_vector (7 DOWNTO 0);
SIGNAL sbus : std_logic_vector (7 DOWNTO 0);
SIGNAL sacc : std_logic_vector (7 DOWNTO 0);
SIGNAL clk : std_logic;
SIGNAL ncs : std_logic;
SIGNAL nwr : std_logic;
SIGNAL nrd : std_logic;
SIGNAL nbl : std_logic;
SIGNAL nbh : std_logic;
SIGNAL reset : std_logic;
BEGIN
UUT : sum
PORT MAP (
adress => adress,
sdata => sdata,
sir => sir,
spc => spc,
smdr => smdr,
sreg0 => sreg0,
sreg1 => sreg1,
sreg2 => sreg2,
sreg7 => sreg7,
sbus => sbus,
sacc => sacc,
clk => clk,
ncs => ncs,
nwr => nwr,
nrd => nrd,
nbl => nbl,
nbh => nbh,
reset => reset
);
PROCESS -- clock process for clk,
VARIABLE TX_TIME : INTEGER :=0;
PROCEDURE ANNOTATE_adress(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",adress,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, adress);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_ncs(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",ncs,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, ncs);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_nwr(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",nwr,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, nwr);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_nrd(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",nrd,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, nrd);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_nbl(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",nbl,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, nbl);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_nbh(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",nbh,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, nbh);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_sir(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",sir,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sir);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_spc(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",spc,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, spc);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_smdr(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",smdr,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, smdr);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_sreg0(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",sreg0,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sreg0);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_sreg1(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",sreg1,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sreg1);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_sreg2(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",sreg2,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sreg2);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_sreg7(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",sreg7,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sreg7);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_sbus(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",sbus,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sbus);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_sacc(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",sacc,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sacc);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
PROCEDURE ANNOTATE_sdata(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",sdata,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sdata);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
BEGIN
CLOCK_LOOP : LOOP
clk <= transport '0';
WAIT FOR 10 ns;
TX_TIME := TX_TIME + 10;
clk <= transport '1';
WAIT FOR 10 ns;
TX_TIME := TX_TIME + 10;
ANNOTATE_adress(TX_TIME);
ANNOTATE_ncs(TX_TIME);
ANNOTATE_nwr(TX_TIME);
ANNOTATE_nrd(TX_TIME);
ANNOTATE_nbl(TX_TIME);
ANNOTATE_nbh(TX_TIME);
ANNOTATE_sir(TX_TIME);
ANNOTATE_spc(TX_TIME);
ANNOTATE_smdr(TX_TIME);
ANNOTATE_sreg0(TX_TIME);
ANNOTATE_sreg1(TX_TIME);
ANNOTATE_sreg2(TX_TIME);
ANNOTATE_sreg7(TX_TIME);
ANNOTATE_sbus(TX_TIME);
ANNOTATE_sacc(TX_TIME);
ANNOTATE_sdata(TX_TIME);
WAIT FOR 40 ns;
TX_TIME := TX_TIME + 40;
clk <= transport '0';
WAIT FOR 40 ns;
TX_TIME := TX_TIME + 40;
END LOOP CLOCK_LOOP;
END PROCESS;
PROCESS -- Process for clk
VARIABLE TX_OUT : LINE;
BEGIN
-- --------------------
reset <= transport '1';
sdata <= transport std_logic_vector'("ZZZZZZZZZZZZZZZZ"); --Z
-- --------------------
WAIT FOR 200 ns; -- Time=200 ns
sdata <= transport std_logic_vector'("ZZZZZZZZZZZZZZZZ"); --Z
-- --------------------
WAIT FOR 100 ns; -- Time=300 ns
reset <= transport '1';
-- --------------------
WAIT FOR 100 ns; -- Time=400 ns
reset <= transport '0';
-- --------------------
WAIT FOR 200 ns; -- Time=600 ns
sdata <= transport std_logic_vector'("0100011100000001"); --4701
-- --------------------
WAIT FOR 100 ns; -- Time=700 ns
sdata <= transport std_logic_vector'("ZZZZZZZZZZZZZZZZ"); --Z
-- --------------------
WAIT FOR 500 ns; -- Time=1200 ns
sdata <= transport std_logic_vector'("0110011100000001"); --6701
-- --------------------
WAIT FOR 100 ns; -- Time=1300 ns
sdata <= transport std_logic_vector'("ZZZZZZZZZZZZZZZZ"); --Z
-- --------------------
WAIT FOR 700 ns; -- Time=2000 ns
sdata <= transport std_logic_vector'("ZZZZZZZZZZZZZZZZ"); --Z
-- --------------------
WAIT FOR 100 ns; -- Time=2100 ns
sdata <= transport std_logic_vector'("ZZZZZZZZZZZZZZZZ"); --Z
-- --------------------
WAIT FOR 420 ns; -- Time=2520 ns
-- --------------------
STD.TEXTIO.write(TX_OUT, string'("Total[]"));
STD.TEXTIO.writeline(results, TX_OUT);
ASSERT (FALSE) REPORT
"Success! Simulation for annotation completed"
SEVERITY FAILURE;
END PROCESS;
END testbench_arch;
CONFIGURATION sum_cfg OF fin IS
FOR testbench_arch
END FOR;
END sum_cfg;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -