⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 clock.syr

📁 这是一个用VHDL写的简易的CPU的程序
💻 SYR
字号:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.38 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.38 s | Elapsed : 0.00 / 0.00 s --> Reading design: clock.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : clock.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : clockOutput Format                      : NGCTarget Device                      : xcv200-4-pq240---- Source OptionsTop Module Name                    : clockAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 0Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : clock.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NOtristate2logic                     : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file D:/sum/clock.vhdl in Library work.Architecture main of Entity clock is up to date.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <clock> (Architecture <main>).Entity <clock> analyzed. Unit <clock> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <clock>.    Related source file is D:/sum/clock.vhdl.    Found 1-bit register for signal <mstart>.    Found 1-bit register for signal <mt0>.    Found 1-bit register for signal <mt1>.    Summary:	inferred   3 D-type flip-flop(s).Unit <clock> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 3 1-bit register                    : 3==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <clock> ...Loading device for application Xst from file 'v200.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block clock, actual ratio is 0.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : clock.ngrTop Level Output File Name         : clockOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 4Macro Statistics :# Registers                        : 3#      1-bit register              : 3Cell Usage :# BELS                             : 3#      LUT1_L                      : 2#      VCC                         : 1# FlipFlops/Latches                : 3#      FDC                         : 1#      FDC_1                       : 1#      FDCE_1                      : 1# IO Buffers                       : 4#      IBUF                        : 2#      OBUF                        : 2=========================================================================Device utilization summary:---------------------------Selected Device : v200pq240-4  Number of Slices:                       2  out of   2352     0%   Number of Slice Flip Flops:             3  out of   4704     0%   Number of 4 input LUTs:                 2  out of   4704     0%   Number of bonded IOBs:                  4  out of    170     2%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+mt0:Q                              | NONE                   | 1     |clk                                | IBUF                   | 2     |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4   Minimum period: 4.503ns (Maximum Frequency: 222.074MHz)   Minimum input arrival time before clock: No path found   Maximum output required time after clock: 8.652ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'clk'Delay:               4.503ns (Levels of Logic = 1)  Source:            mt0 (FF)  Destination:       mt0 (FF)  Source Clock:      clk rising  Destination Clock: clk rising  Data Path: mt0 to mt0                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDC:C->Q              3   1.372   1.628  mt0 (mt0)     LUT1_L:I0->LO         1   0.738   0.000  _n00021 (_n0002)     FDC:D                     0.765          mt0    ----------------------------------------    Total                      4.503ns (2.875ns logic, 1.628ns route)                                       (63.8% logic, 36.2% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'Offset:              8.652ns (Levels of Logic = 1)  Source:            mt0 (FF)  Destination:       t0 (PAD)  Source Clock:      clk rising  Data Path: mt0 to t0                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDC:C->Q              3   1.372   1.628  mt0 (mt0)     OBUF:I->O                 5.652          t0_OBUF (t0)    ----------------------------------------    Total                      8.652ns (7.024ns logic, 1.628ns route)                                       (81.2% logic, 18.8% route)=========================================================================CPU : 1.63 / 2.34 s | Elapsed : 2.00 / 2.00 s --> Total memory usage is 60008 kilobytes

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -