clock.par

来自「16位cpu设计VHDL源码」· PAR 代码 · 共 123 行

PAR
123
字号
Release 6.2i Par G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.song::  Sun Nov 11 22:38:44 2007C:/Xilinx/bin/nt/par.exe -w -intstyle ise -ol std -t 1 clock_map.ncd clock.ncd
clock.pcf Constraints file: clock.pcfLoading device database for application Par from file "clock_map.ncd".   "clock" is an NCD, version 2.38, device xcv200, package pq240, speed -4Loading device for application Par from file 'v200.nph' in environment
C:/Xilinx.Device speed data version:  FINAL 1.123 2003-12-13.Device utilization summary:   Number of External GCLKIOBs         1 out of 4      25%   Number of External IOBs             6 out of 166     3%      Number of LOCed External IOBs    0 out of 6       0%   Number of SLICEs                   29 out of 2352    1%   Number of GCLKs                     1 out of 4      25%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Phase 1.1Phase 1.1 (Checksum:9896ed) REAL time: 2 secs Phase 2.23Phase 2.23 (Checksum:1312cfe) REAL time: 2 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 2 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 2 secs Phase 5.8.Phase 5.8 (Checksum:9915f0) REAL time: 2 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 2 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 2 secs Writing design to file clock.ncd.Total REAL time to Placer completion: 2 secs Total CPU time to Placer completion: 0 secs Phase 1: 178 unrouted;       REAL time: 2 secs Phase 2: 157 unrouted;       REAL time: 2 secs Phase 3: 26 unrouted;       REAL time: 2 secs Phase 4: 0 unrouted;       REAL time: 2 secs Total REAL time to Router completion: 2 secs Total CPU time to Router completion: 0 secs Generating "par" statistics.**************************Generating Clock Report**************************+----------------------------+----------+--------+------------+-------------+|         Clock Net          | Resource | Fanout |Net Skew(ns)|Max Delay(ns)|+----------------------------+----------+--------+------------+-------------+|             clkgp          |  Global  |   21   |  0.053     |  0.570      |+----------------------------+----------+--------+------------+-------------+   The Delay Summary Report   The SCORE FOR THIS DESIGN is: 206The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0   The AVERAGE CONNECTION DELAY for this design is:        1.540   The MAXIMUM PIN DELAY IS:                               4.159   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   2.615   Listing Pin Delays by value: (nsec)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 5.00  d >= 5.00   ---------   ---------   ---------   ---------   ---------   ---------          55          73          31          16           3           0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 3 secs Total CPU time to PAR completion: 1 secs Peak Memory Usage:  54 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file clock.ncd.PAR done.

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?