📄 visit_memory.syr
字号:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.45 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.45 s | Elapsed : 0.00 / 1.00 s --> Reading design: visit_memory.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : visit_memory.prjInput Format : mixedIgnore Synthesis Constraint File : NOVerilog Include Directory : ---- Target ParametersOutput File Name : visit_memoryOutput Format : NGCTarget Device : xcv200-4-pq240---- Source OptionsTop Module Name : visit_memoryAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : lutAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 100Add Generic Clock Buffer(BUFG) : 4Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : _Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : visit_memory.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESOptimize Instantiated Primitives : NOtristate2logic : No==================================================================================================================================================* HDL Compilation *=========================================================================Compiling vhdl file E:/资料/计算机设计与实践/MyCPU16/visit_memory.vhdl in Library work.Architecture behavioral of Entity visit_memory is up to date.=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <visit_memory> (Architecture <behavioral>).WARNING:Xst:766 - E:/资料/计算机设计与实践/MyCPU16/visit_memory.vhdl line 34: Generating a Black Box for component <bufgp>.WARNING:Xst:819 - E:/资料/计算机设计与实践/MyCPU16/visit_memory.vhdl line 35: The following signals are missing in the process sensitivity list: PCout, Addr, ALUout.Entity <visit_memory> analyzed. Unit <visit_memory> generated.=========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <visit_memory>. Related source file is E:/资料/计算机设计与实践/MyCPU16/visit_memory.vhdl.WARNING:Xst:646 - Signal <clkgp> is assigned but never used.WARNING:Xst:737 - Found 16-bit latch for signal <IRnew>.WARNING:Xst:737 - Found 8-bit latch for signal <data>. Found 16-bit tristate buffer for signal <Dbus>. Found 16-bit tristate buffer for signal <Abus>. Found 24 1-bit 2-to-1 multiplexers. Summary: inferred 24 Multiplexer(s). inferred 32 Tristate(s).Unit <visit_memory> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Latches : 2 8-bit latch : 1 16-bit latch : 1# Multiplexers : 2 16-bit 2-to-1 multiplexer : 1 8-bit 2-to-1 multiplexer : 1# Tristates : 17 1-bit tristate buffer : 16 16-bit tristate buffer : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <visit_memory> ...Loading device for application Xst from file 'v200.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block visit_memory, actual ratio is 0.=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : visit_memory.ngrTop Level Output File Name : visit_memoryOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : NODesign Statistics# IOs : 105Macro Statistics :# Multiplexers : 2# 2-to-1 multiplexer : 2# Tristates : 17# 1-bit tristate buffer : 16# 16-bit tristate buffer : 1Cell Usage :# BELS : 30# GND : 1# LUT1 : 1# LUT2 : 1# LUT3 : 18# LUT3_L : 8# VCC : 1# FlipFlops/Latches : 24# LD : 16# LDE_1 : 8# Clock Buffers : 2# BUFGP : 2# IO Buffers : 103# IBUF : 42# IOBUF : 16# OBUF : 29# OBUFT : 16=========================================================================Device utilization summary:---------------------------Selected Device : v200pq240-4 Number of Slices: 16 out of 2352 0% Number of Slice Flip Flops: 24 out of 4704 0% Number of 4 input LUTs: 28 out of 4704 0% Number of bonded IOBs: 103 out of 170 60% Number of GCLKs: 2 out of 4 50% =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal | Clock buffer(FF name) | Load |-----------------------------------+------------------------+-------+PCload | BUFGP | 24 |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4 Minimum period: 4.486ns (Maximum Frequency: 222.906MHz) Minimum input arrival time before clock: 4.912ns Maximum output required time after clock: 8.635ns Maximum combinational path delay: 15.603nsTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'PCload'Delay: 4.486ns (Levels of Logic = 1) Source: data_5 (LATCH) Destination: data_5 (LATCH) Source Clock: PCload rising Destination Clock: PCload rising Data Path: data_5 to data_5 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ LDE_1:G->Q 2 1.509 1.474 data_5 (data_5) LUT3_L:I2->LO 1 0.738 0.000 Mmux__n0006_Result<5>1 (_n0006<5>) LDE_1:D 0.765 data_5 ---------------------------------------- Total 4.486ns (3.012ns logic, 1.474ns route) (67.1% logic, 32.9% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET IN BEFORE for Clock 'PCload'Offset: 4.912ns (Levels of Logic = 2) Source: nMRD (PAD) Destination: data_5 (LATCH) Destination Clock: PCload rising Data Path: nMRD to data_5 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ IBUF:I->O 10 0.989 2.420 nMRD_IBUF (nMRD_IBUF) LUT3_L:I0->LO 1 0.738 0.000 Mmux__n0006_Result<0>1 (_n0006<0>) LDE_1:D 0.765 data_0 ---------------------------------------- Total 4.912ns (2.492ns logic, 2.420ns route) (50.7% logic, 49.3% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'PCload'Offset: 8.635ns (Levels of Logic = 1) Source: data_7 (LATCH) Destination: data<7> (PAD) Source Clock: PCload rising Data Path: data_7 to data<7> Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ LDE_1:G->Q 2 1.509 1.474 data_7 (data_7) OBUF:I->O 5.652 data_7_OBUF (data<7>) ---------------------------------------- Total 8.635ns (7.161ns logic, 1.474ns route) (82.9% logic, 17.1% route)-------------------------------------------------------------------------Timing constraint: Default path analysisDelay: 15.603ns (Levels of Logic = 3) Source: PCload (PAD) Destination: Abus<15> (PAD) Data Path: PCload to Abus<15> Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ BUFGP:I->O 44 0.885 4.840 PCload_BUFGP (PCload_BUFGP) LUT3:I0->O 18 0.738 3.300 nMREQ1 (nMREQ_OBUF) OBUFT:T->O 5.840 Abus_1_OBUFT (Abus<1>) ---------------------------------------- Total 15.603ns (7.463ns logic, 8.140ns route) (47.8% logic, 52.2% route)=========================================================================CPU : 1.95 / 2.86 s | Elapsed : 2.00 / 3.00 s --> Total memory usage is 63160 kilobytes
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -