📄 clock.syr
字号:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.47 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.47 s | Elapsed : 0.00 / 0.00 s --> Reading design: clock.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : clock.prjInput Format : mixedIgnore Synthesis Constraint File : NOVerilog Include Directory : ---- Target ParametersOutput File Name : clockOutput Format : NGCTarget Device : xcv200-4-pq240---- Source OptionsTop Module Name : clockAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : lutAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 100Add Generic Clock Buffer(BUFG) : 4Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : _Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : clock.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESOptimize Instantiated Primitives : NOtristate2logic : No==================================================================================================================================================* HDL Compilation *=========================================================================Compiling vhdl file E:/资料/计算机设计与实践/MyCPU16/clock.vhdl in Library work.Architecture behavioral of Entity clock is up to date.=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <clock> (Architecture <behavioral>).WARNING:Xst:766 - E:/资料/计算机设计与实践/MyCPU16/clock.vhdl line 22: Generating a Black Box for component <bufgp>.Entity <clock> analyzed. Unit <clock> generated.=========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <clock>. Related source file is E:/资料/计算机设计与实践/MyCPU16/clock.vhdl. Found 5-bit register for signal <T>. Found 32-bit adder for signal <$n0001> created at line 41. Found 32-bit register for signal <num>. Summary: inferred 37 D-type flip-flop(s). inferred 1 Adder/Subtracter(s).Unit <clock> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Adders/Subtractors : 1 32-bit adder : 1# Registers : 2 5-bit register : 1 32-bit register : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <clock> ...Loading device for application Xst from file 'v200.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block clock, actual ratio is 1.=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : clock.ngrTop Level Output File Name : clockOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : NODesign Statistics# IOs : 7Macro Statistics :# Registers : 2# 32-bit register : 1# 5-bit register : 1# Adders/Subtractors : 1# 32-bit adder : 1Cell Usage :# BELS : 118# GND : 1# LUT1 : 31# LUT2 : 2# LUT2_L : 1# LUT3 : 3# LUT3_D : 1# LUT4 : 8# LUT4_D : 3# LUT4_L : 5# MUXCY : 31# VCC : 1# XORCY : 31# FlipFlops/Latches : 37# FDC_1 : 34# FDCE_1 : 3# Clock Buffers : 1# BUFGP : 1# IO Buffers : 6# IBUF : 1# OBUF : 5=========================================================================Device utilization summary:---------------------------Selected Device : v200pq240-4 Number of Slices: 32 out of 2352 1% Number of Slice Flip Flops: 37 out of 4704 0% Number of 4 input LUTs: 54 out of 4704 1% Number of bonded IOBs: 6 out of 170 3% Number of GCLKs: 1 out of 4 25% =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal | Clock buffer(FF name) | Load |-----------------------------------+------------------------+-------+clk | BUFGP | 37 |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4 Minimum period: 13.219ns (Maximum Frequency: 75.649MHz) Minimum input arrival time before clock: No path found Maximum output required time after clock: 8.498ns Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'clk'Delay: 13.219ns (Levels of Logic = 5) Source: num_9 (FF) Destination: T_1 (FF) Source Clock: clk falling Destination Clock: clk falling Data Path: num_9 to T_1 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDC_1:C->Q 2 1.372 1.474 num_9 (num_9) LUT4:I0->O 1 0.738 1.265 Ker207399 (CHOICE69) LUT4:I1->O 3 0.738 1.628 Ker2073149 (CHOICE86) LUT4_D:I3->O 4 0.738 1.760 Ker2073165 (N2075) LUT3_D:I2->O 1 0.738 1.265 Ker20461 (N2048) LUT4_L:I0->LO 1 0.738 0.000 _n0002<1>1 (_n0002<1>) FDC_1:D 0.765 T_1 ---------------------------------------- Total 13.219ns (5.827ns logic, 7.392ns route) (44.1% logic, 55.9% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'Offset: 8.498ns (Levels of Logic = 1) Source: T_4 (FF) Destination: T<4> (PAD) Source Clock: clk falling Data Path: T_4 to T<4> Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDCE_1:C->Q 2 1.372 1.474 T_4 (T_4) OBUF:I->O 5.652 T_4_OBUF (T<4>) ---------------------------------------- Total 8.498ns (7.024ns logic, 1.474ns route) (82.7% logic, 17.3% route)=========================================================================CPU : 3.33 / 4.30 s | Elapsed : 3.00 / 4.00 s --> Total memory usage is 63160 kilobytes
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -