📄 automake.log
字号:
ISE Auto-Make Log File-----------------------
Updating: Analyze Post-Place & Route Static Timing (Timing Analyzer)
Starting: 'exewrap @__tx2bit_2prj_exewrap.rsp'
Creating TCL ProcessDone: completed successfully.
Starting: 'exewrap -mode pipe -tapkeep -command D:/Xilinx/bin/nt/xst.exe -ifn tx2bit.xst -ofn tx2bit.syr'
Starting: 'D:/Xilinx/bin/nt/xst.exe -ifn tx2bit.xst -ofn tx2bit.syr 'Release 4.2i - xst E.35Copyright (c) 1995-2001 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to .CPU : 0.00 / 0.25 s | Elapsed : 0.00 / 0.00 s --> Parameter overwrite set to YESCPU : 0.00 / 0.25 s | Elapsed : 0.00 / 0.00 s --> =========================================================================---- Source ParametersInput Format : VERILOGInput File Name : tx2bit.prj---- Target ParametersTarget Device : xcv1000e-hq240-6Output File Name : tx2bitOutput Format : NGCTarget Technology : virtexe---- Source OptionsTop Module Name : tx2bitAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Flip-Flop Type : DMux Extraction : YESResource Sharing : YESComplex Clock Enable Extraction : YESROM Extraction : YesRAM Extraction : YesRAM Style : AutoMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESEquivalent register Removal : YESAdd Generic Clock Buffer(BUFG) : 4Global Maximum Fanout : 100Register Duplication : YESMove First FlipFlop Stage : YESMove Last FlipFlop Stage : YESSlice Packing : YESPack IO Registers into IOBs : autoSpeed Grade : 6---- General OptionsOptimization Criterion : SpeedOptimization Effort : 1Check Attribute Syntax : YESKeep Hierarchy : YESGlobal Optimization : AllClockNetsWrite Timing Constraints : No========================================================================= Compiling source file : tx2bit.prjCompiling included source file '../6-1/m2_1.v'Module <m2_1> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file '../6-1/ddrfd.v'Module <ddrfd> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file '../6-1/load_gen.v'Module <load_gen> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file '../6-1/piso.v'Module <piso> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file '../6-1/tx2bit.v'Module <tx2bit> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file 'D:/Xilinx/verilog/src/iSE/unisim_comp.v'Continuing compilation of source file 'tx2bit.prj'No errors in compilationAnalysis of file <tx2bit.prj> succeeded. Starting Verilog synthesis. Analyzing module <OBUF_LVDS>. Analyzing module <FMAP>. Analyzing module <XOR2>. Analyzing module <OR2>. Analyzing module <AND2>. Analyzing module <AND2B1>. Analyzing module <GND>. Analyzing module <m2_1>.Module <m2_1> is correct for synthesis. Analyzing module <INV>. Analyzing module <FD_1>. Analyzing module <FD>. Analyzing module <LD_1>. Analyzing module <LD>. Analyzing module <ddrfd>.Module <ddrfd> is correct for synthesis. Analyzing module <FDR_1>. Analyzing module <LDC_1>. Analyzing module <FDC>. Analyzing module <FDR>. Analyzing module <VCC>. Analyzing module <load_gen>.Module <load_gen> is correct for synthesis. Analyzing module <piso>.Module <piso> is correct for synthesis. Analyzing top module <tx2bit>.Module <tx2bit> is correct for synthesis.Synthesizing Unit <m2_1>. Related source file is ../6-1/m2_1.v.Unit <m2_1> synthesized.Synthesizing Unit <ddrfd>. Related source file is ../6-1/ddrfd.v.Unit <ddrfd> synthesized.Synthesizing Unit <load_gen>. Related source file is ../6-1/load_gen.v.Unit <load_gen> synthesized.Synthesizing Unit <piso>. Related source file is ../6-1/piso.v.Unit <piso> synthesized.Synthesizing Unit <tx2bit>. Related source file is ../6-1/tx2bit.v.WARNING:Xst:646 - Signal <idata> is assigned but never used.WARNING:Xst:646 - Signal <data_piso1> is assigned but never used.WARNING:Xst:646 - Signal <data_piso2> is assigned but never used.WARNING:Xst:646 - Signal <data_piso3> is assigned but never used.WARNING:Xst:646 - Signal <data_piso4> is assigned but never used.Unit <tx2bit> synthesized.=========================================================================HDL Synthesis ReportFound no macro=========================================================================Starting low level synthesis...Optimizing unit <m2_1> ...Optimizing unit <ddrfd> ...Optimizing unit <piso> ...Optimizing unit <load_gen> ...Optimizing unit <tx2bit> ...Building and optimizing final netlist ...WARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <inv_lrf> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <qsel> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <inv_lrf> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <qsel> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <inv_lrf> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <qsel> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M0> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <M1> may hinder timing optimization. You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <O> may hinder timing optimization.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -