⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 __projnav.log

📁 以LVDS设计为例学习ISE中的时序分析以及低层布局器的使用方法 在底层布局器中对LVDS管脚进行约束的方法
💻 LOG
📖 第 1 页 / 共 5 页
字号:
ISE Auto-Make Log File-----------------------

Updating: Floorplan Design

Starting: 'exewrap @__mapFloorPlannerAppExewrap.rsp'


Done: completed successfully.

ISE Auto-Make Log File-----------------------

Starting: 'exewrap @__filesAllClean_exewrap.rsp'


Creating TCL Process
Cleaning Up Project
deleting file(s): __filesClean.fc
deleting file(s): _par.log __posttrc.log __projnav.log _map.log __pretrc.log
deleting file(s): __tx2bit_mapFloorPlanner.err chkdata.err
deleting file(s): tx2bit.nc1
deleting file(s): tx2bit.ncd tx2bit_map.ncd
deleting file(s): tx2bit_last_ngd.ngd tx2bit.ngd
deleting file(s): tx2bit.ngm
deleting file(s): _par.rsp _prepar.rsp __posttrc.rsp _nc1TOncd_exewrap.rsp _ncdTOtwr_exewrap.rsp __filesAllClean_exewrap.rsp __tx2bit_2prj_exewrap.rsp __ednTOngd_exewrap.rsp __ngdbuild.rsp _map.rsp _ngdTOnc1_exewrap.rsp __mapFloorPlanner.rsp __mapFloorPlannerAppExewrap.rsp __constEditor_exewrap.rsp __pretrc.rsp _nc1TOtw1_exewrap.rsp
deleting file(s): m2_1.xst
deleting file(s): tx2bit.ngc
deleting file(s): tx2bit.prj
deleting file(s): tx2bit.xst
deleting file(s): tx2bit.syr
deleting file(s): tx2bit._prj
deleting file(s): tx2bit_last_ngd_report.bld tx2bit.bld
deleting file(s): tx2bit.mrp
deleting file(s): tx2bit.par
deleting file(s): tx2bit.pad
deleting file(s): tx2bit.dly
deleting file(s): tx2bit.tw1
deleting file(s): tx2bit.twr tx2bit_preroute.twr
deleting file(s): par.opt
deleting file(s): tx2bit.xpi
deleting file(s): tx2bit.pcf
deleting file(s): tx2bit_ngdbuild.nav
deleting directory: _ngo
deleting file(s): tx2bit.twx tx2bit_preroute.twx
deleting file(s): tx2bit.twx_map
Finished cleaning up project

Done: completed successfully.

ISE Auto-Make Log File-----------------------

Updating: Floorplan Design

Starting: 'exewrap @__tx2bit_2prj_exewrap.rsp'


Creating TCL ProcessDone: completed successfully.

Starting: 'exewrap -mode pipe -tapkeep -command D:/Xilinx/bin/nt/xst.exe -ifn tx2bit.xst -ofn tx2bit.syr'


Starting: 'D:/Xilinx/bin/nt/xst.exe -ifn tx2bit.xst -ofn tx2bit.syr 'Release 4.2i - xst E.35Copyright (c) 1995-2001 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to .CPU : 0.00 / 0.26 s | Elapsed : 0.00 / 0.00 s --> Parameter overwrite set to YESCPU : 0.00 / 0.26 s | Elapsed : 0.00 / 0.00 s --> =========================================================================---- Source ParametersInput Format                       : VERILOGInput File Name                    : tx2bit.prj---- Target ParametersTarget Device                      : xcv1000e-hq240-6Output File Name                   : tx2bitOutput Format                      : NGCTarget Technology                  : virtexe---- Source OptionsTop Module Name                    : tx2bitAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Flip-Flop Type                 : DMux Extraction                     : YESResource Sharing                   : YESComplex Clock Enable Extraction    : YESROM Extraction                     : YesRAM Extraction                     : YesRAM Style                          : AutoMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESEquivalent register Removal        : YESAdd Generic Clock Buffer(BUFG)     : 4Global Maximum Fanout              : 100Register Duplication               : YESMove First FlipFlop Stage          : YESMove Last FlipFlop Stage           : YESSlice Packing                      : YESPack IO Registers into IOBs        : autoSpeed Grade                        : 6---- General OptionsOptimization Criterion             : SpeedOptimization Effort                : 1Check Attribute Syntax             : YESKeep Hierarchy                     : NoGlobal Optimization                : AllClockNetsWrite Timing Constraints           : No========================================================================= Compiling source file : tx2bit.prjCompiling included source file '../6-1/m2_1.v'Module <m2_1> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file '../6-1/ddrfd.v'Module <ddrfd> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file '../6-1/load_gen.v'Module <load_gen> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file '../6-1/piso.v'Module <piso> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file '../6-1/tx2bit.v'Module <tx2bit> compiled.Continuing compilation of source file 'tx2bit.prj'Compiling included source file 'D:/Xilinx/verilog/src/iSE/unisim_comp.v'Continuing compilation of source file 'tx2bit.prj'No errors in compilationAnalysis of file <tx2bit.prj> succeeded.  Starting Verilog synthesis. Analyzing module <OBUF_LVDS>. Analyzing module <FMAP>. Analyzing module <XOR2>. Analyzing module <OR2>. Analyzing module <AND2>. Analyzing module <AND2B1>. Analyzing module <GND>. Analyzing module <m2_1>.Module <m2_1> is correct for synthesis. Analyzing module <INV>. Analyzing module <FD_1>. Analyzing module <FD>. Analyzing module <LD_1>. Analyzing module <LD>. Analyzing module <ddrfd>.Module <ddrfd> is correct for synthesis. Analyzing module <FDR_1>. Analyzing module <LDC_1>. Analyzing module <FDC>. Analyzing module <FDR>. Analyzing module <VCC>. Analyzing module <load_gen>.Module <load_gen> is correct for synthesis. Analyzing module <piso>.Module <piso> is correct for synthesis. Analyzing top module <tx2bit>.Module <tx2bit> is correct for synthesis.Synthesizing Unit <m2_1>.    Related source file is ../6-1/m2_1.v.Unit <m2_1> synthesized.Synthesizing Unit <ddrfd>.    Related source file is ../6-1/ddrfd.v.Unit <ddrfd> synthesized.Synthesizing Unit <load_gen>.    Related source file is ../6-1/load_gen.v.Unit <load_gen> synthesized.Synthesizing Unit <piso>.    Related source file is ../6-1/piso.v.Unit <piso> synthesized.Synthesizing Unit <tx2bit>.    Related source file is ../6-1/tx2bit.v.Unit <tx2bit> synthesized.=========================================================================HDL Synthesis ReportFound no macro=========================================================================Starting low level synthesis...Optimizing unit <tx2bit> ...Building and optimizing final netlist ...WARNING:Xst:387 - The KEEP property attached to the net <a> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <b> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <c> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddra_ddr_m_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddra_ddr_m_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddra_inv_lrf> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddra_qsel> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddrb_ddr_m_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddrb_ddr_m_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddrb_inv_lrf> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddrb_qsel> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddrc_ddr_m_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddrc_ddr_m_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddrc_inv_lrf> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <ddrc_qsel> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_m_0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_m_1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_m_2> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_mux1_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_mux1_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_mux2_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_mux2_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_mux3_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso1_mux3_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_m_0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_m_1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_m_2> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_mux1_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_mux1_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_mux2_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_mux2_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_mux3_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso2_mux3_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_m_0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_m_1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_m_2> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_mux1_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_mux1_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_mux2_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_mux2_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_mux3_M0> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso3_mux3_M1> may hinder timing optimization.   You may achieve better results by removing this propertyWARNING:Xst:387 - The KEEP property attached to the net <piso4_m_0> may hinder timing optimization.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -