⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 matri_key.map.rpt

📁 矩阵键盘的扫描的vhdl代码
💻 RPT
字号:
Analysis & Synthesis report for Matri_key
Thu Dec 13 15:40:42 2007
Version 4.0 Build 190 1/28/2004 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Analysis & Synthesis Summary
  3. Analysis & Synthesis Settings
  4. Analysis & Synthesis Default Parameter Settings
  5. Hierarchy
  6. Analysis & Synthesis Resource Utilization by Entity
  7. Analysis & Synthesis Equations
  8. Analysis & Synthesis Files Read
  9. Analysis & Synthesis Resource Usage Summary
 10. WYSIWYG Cells
 11. General Register Statistics
 12. Analysis & Synthesis Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.



+---------------------------------------------------------------------+
; Analysis & Synthesis Summary                                        ;
+-----------------------------+---------------------------------------+
; Analysis & Synthesis Status ; Successful - Thu Dec 13 15:40:42 2007 ;
; Revision Name               ; Matri_key                             ;
; Top-level Entity Name       ; matrix_key                            ;
; Family                      ; FLEX10K                               ;
; Total logic elements        ; 72                                    ;
; Total pins                  ; 23                                    ;
; Total memory bits           ; 0                                     ;
+-----------------------------+---------------------------------------+


+-------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings                                                       ;
+--------------------------------------------------------------------------------------
; Option                                               ; Setting      ; Default Value ;
+------------------------------------------------------+--------------+---------------+
; Top-level entity name                                ; matrix_key   ;               ;
; Family name                                          ; FLEX10K      ; Stratix       ;
; Auto Resource Sharing                                ; Off          ; Off           ;
; Auto RAM Replacement                                 ; On           ; On            ;
; Auto ROM Replacement                                 ; On           ; On            ;
; Remove Duplicate Logic                               ; On           ; On            ;
; Auto Open-Drain Pins                                 ; On           ; On            ;
; Auto Carry Chains                                    ; On           ; On            ;
; Cascade Chain Length                                 ; 2            ; 2             ;
; Carry Chain Length -- FLEX 10K                       ; 32           ; 32            ;
; Auto Packed Registers                                ; Off          ; Off           ;
; Optimization Technique -- FLEX 10K/10KE/10KA/ACEX 1K ; Area         ; Area          ;
; Auto Implement in ROM                                ; Off          ; Off           ;
; Auto Global Register Control Signals                 ; On           ; On            ;
; Auto Global Output Enable                            ; On           ; On            ;
; Auto Global Clock                                    ; On           ; On            ;
; Limit AHDL Integers to 32 Bits                       ; Off          ; Off           ;
; Ignore SOFT Buffers                                  ; On           ; On            ;
; Ignore LCELL Buffers                                 ; Off          ; Off           ;
; Ignore ROW GLOBAL Buffers                            ; Off          ; Off           ;
; Ignore GLOBAL Buffers                                ; Off          ; Off           ;
; Ignore CASCADE Buffers                               ; Off          ; Off           ;
; Ignore CARRY Buffers                                 ; Off          ; Off           ;
; Remove Duplicate Registers                           ; On           ; On            ;
; Remove Redundant Logic Cells                         ; Off          ; Off           ;
; Power-Up Don't Care                                  ; On           ; On            ;
; NOT Gate Push-Back                                   ; On           ; On            ;
; State Machine Processing                             ; Auto         ; Auto          ;
; VHDL Version                                         ; VHDL93       ; VHDL93        ;
; Verilog Version                                      ; Verilog_2001 ; Verilog_2001  ;
; Preserve fewer node names                            ; On           ; On            ;
; Disk space/compilation speed tradeoff                ; Normal       ; Normal        ;
; Create Debugging Nodes for IP Cores                  ; off          ; off           ;
+------------------------------------------------------+--------------+---------------+


+-------------------------------------------------+
; Analysis & Synthesis Default Parameter Settings ;
+--------------------------------------------------
; Name               ; Setting                    ;
+--------------------+----------------------------+
; CARRY_CHAIN        ; MANUAL                     ;
; CASCADE_CHAIN      ; MANUAL                     ;
; OPTIMIZE_FOR_SPEED ; 1                          ;
; STYLE              ; FAST                       ;
+--------------------+----------------------------+


+------------+
; Hierarchy  ;
+------------+
matrix_key
 |-- division:U1
      |-- lpm_counter:coutQ_rtl_0
           |-- alt_counter_f10ke:wysi_counter


+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                                                                                               ;
+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
; Compilation Hierarchy Node                ; Logic Cells ; Registers ; Memory Bits ; Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Full Hierarchy Name                                                            ;
+-------------------------------------------+-------------+-----------+-------------+------+--------------+-------------------+------------------+-----------------+--------------------------------------------------------------------------------+
; |matrix_key                               ; 72 (29)     ; 35        ; 0           ; 23   ; 37 (27)      ; 2 (1)             ; 33 (1)           ; 32 (0)          ; |matrix_key                                                                    ;
;    |division:U1|                          ; 43 (11)     ; 33        ; 0           ; 0    ; 10 (10)      ; 1 (1)             ; 32 (0)           ; 32 (0)          ; |matrix_key|division:U1                                                        ;
;       |lpm_counter:coutQ_rtl_0|           ; 32 (0)      ; 32        ; 0           ; 0    ; 0 (0)        ; 0 (0)             ; 32 (0)           ; 32 (0)          ; |matrix_key|division:U1|lpm_counter:coutQ_rtl_0                                ;
;          |alt_counter_f10ke:wysi_counter| ; 32 (32)     ; 32        ; 0           ; 0    ; 0 (0)        ; 0 (0)             ; 32 (32)          ; 32 (32)         ; |matrix_key|division:U1|lpm_counter:coutQ_rtl_0|alt_counter_f10ke:wysi_counter ;
+-------------------------------------------+-------------+-----------+-------------+------+--------------+-------------------+------------------+-----------------+--------------------------------------------------------------------------------+


+---------------------------------+
; Analysis & Synthesis Equations  ;
+---------------------------------+
The equations can be found in E:/yys/Matri_key/Matri_key.map.eqn.


+-----------------------------------------------------------------+
; Analysis & Synthesis Files Read                                 ;
+------------------------------------------------------------------
; File Name                                                ; Read ;
+----------------------------------------------------------+------+
; Matri_key.vhd                                            ; Read ;
; division.vhd                                             ; Read ;
; c:/quartus/libraries/megafunctions/lpm_counter.tdf       ; Read ;
; c:/quartus/libraries/megafunctions/alt_counter_f10ke.tdf ; Read ;
+----------------------------------------------------------+------+


+-------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary     ;
+--------------------------------------------------
; Resource                      ; Usage           ;
+-------------------------------+-----------------+
; Logic cells                   ; 72              ;
; Total combinational functions ; 70              ;
; Total registers               ; 35              ;
; I/O pins                      ; 23              ;
; Maximum fan-out node          ; division:U1|i~0 ;
; Maximum fan-out               ; 33              ;
; Total fan-out                 ; 251             ;
; Average fan-out               ; 2.64            ;
+-------------------------------+-----------------+


+----------------------------------------------------------------+
; WYSIWYG Cells                                                  ;
+-----------------------------------------------------------------
; Statistic                                              ; Value ;
+--------------------------------------------------------+-------+
; Number of WYSIWYG cells                                ; 36    ;
; Number of synthesis-generated cells                    ; 36    ;
; Number of WYSIWYG LUTs                                 ; 36    ;
; Number of synthesis-generated LUTs                     ; 34    ;
; Number of WYSIWYG registers                            ; 32    ;
; Number of synthesis-generated registers                ; 3     ;
; Number of cells with combinational logic only          ; 37    ;
; Number of cells with registers only                    ; 2     ;
; Number of cells with combinational logic and registers ; 33    ;
+--------------------------------------------------------+-------+


+----------------------------------------------+
; General Register Statistics                  ;
+-----------------------------------------------
; Statistic                            ; Value ;
+--------------------------------------+-------+
; Number of registers using SCLR       ; 32    ;
; Number of registers using SLOAD      ; 0     ;
; Number of registers using ACLR       ; 0     ;
; Number of registers using ALOAD      ; 0     ;
; Number of registers using CLK_ENABLE ; 1     ;
; Number of registers using OE         ; 0     ;
; Number of registers using PRESET     ; 0     ;
+--------------------------------------+-------+


+--------------------------------+
; Analysis & Synthesis Messages  ;
+--------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 4.0 Build 190 1/28/2004 SJ Full Version
    Info: Processing started: Thu Dec 13 15:40:39 2007
Info: Command: quartus_map --import_settings_files=on --export_settings_files=off Matri_key -c Matri_key
Info: Found 2 design units and 1 entities in source file Matri_key.vhd
    Info: Found design unit 1: matrix_key-behave
    Info: Found entity 1: matrix_key
Info: Found 2 design units and 1 entities in source file division.vhd
    Info: Found design unit 1: division-div1
    Info: Found entity 1: division
Warning: VHDL Process Statement warning at Matri_key.vhd(36): signal line is in statement, but is not in sensitivity list
Warning: VHDL Process Statement warning at Matri_key.vhd(44): signal line is in statement, but is not in sensitivity list
Warning: VHDL Process Statement warning at Matri_key.vhd(52): signal line is in statement, but is not in sensitivity list
Warning: VHDL Process Statement warning at Matri_key.vhd(60): signal line is in statement, but is not in sensitivity list
Info: Inferred 1 megafunctions from design logic
    Info: Inferred lpm_counter megafunction (LPM_WIDTH=32) from the following logic: division:U1|coutQ[0]~0
Info: Found 1 design units and 1 entities in source file c:/quartus/libraries/megafunctions/lpm_counter.tdf
    Info: Found entity 1: lpm_counter
Info: Found 1 design units and 1 entities in source file c:/quartus/libraries/megafunctions/alt_counter_f10ke.tdf
    Info: Found entity 1: alt_counter_f10ke
Warning: Output pins are stuck at VCC or GND
    Warning: Pin display[13] stuck at GND
    Warning: Pin display[9] stuck at VCC
    Warning: Pin display[8] stuck at VCC
Info: Implemented 95 device resources after synthesis - the final resource count might be different
    Info: Implemented 5 input pins
    Info: Implemented 18 output pins
    Info: Implemented 72 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 8 warnings
    Info: Processing ended: Thu Dec 13 15:40:42 2007
    Info: Elapsed time: 00:00:02


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -