⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 pskfsk.flow.rpt

📁 FSK和PSK调制与解调的VHDL源程序.是在QUARTUS2环境下开发的.
💻 RPT
字号:
Flow report for PSKFSK
Wed Nov 02 11:54:14 2005
Version 5.0 Build 148 04/26/2005 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Flow Summary
  3. Flow Settings
  4. Flow Elapsed Time
  5. Flow Log



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic       
functions, and any output files any of the foregoing           
(including device programming or simulation files), and any    
associated documentation or information are expressly subject  
to the terms and conditions of the Altera Program License      
Subscription Agreement, Altera MegaCore Function License       
Agreement, or other applicable license agreement, including,   
without limitation, that your use is for the sole purpose of   
programming logic devices manufactured by Altera and sold by   
Altera or its authorized distributors.  Please refer to the    
applicable agreement for further details.



+--------------------------------------------------------------------+
; Flow Summary                                                       ;
+-------------------------+------------------------------------------+
; Flow Status             ; Successful - Wed Nov 02 11:54:14 2005    ;
; Quartus II Version      ; 5.0 Build 148 04/26/2005 SJ Full Version ;
; Revision Name           ; PSKFSK                                   ;
; Top-level Entity Name   ; PSKFSK                                   ;
; Family                  ; Cyclone                                  ;
; Device                  ; EP1C3T144C8                              ;
; Timing Models           ; Final                                    ;
; Met timing requirements ; N/A                                      ;
; Total logic elements    ; 42 / 2,910 ( 1 % )                       ;
; Total pins              ; 13 / 104 ( 12 % )                        ;
; Total virtual pins      ; 0                                        ;
; Total memory bits       ; 1,024 / 59,904 ( 1 % )                   ;
; Total PLLs              ; 0 / 1 ( 0 % )                            ;
+-------------------------+------------------------------------------+


+-----------------------------------------+
; Flow Settings                           ;
+-------------------+---------------------+
; Option            ; Setting             ;
+-------------------+---------------------+
; Start date & time ; 11/02/2005 11:53:27 ;
; Main task         ; Compilation         ;
; Revision Name     ; PSKFSK              ;
+-------------------+---------------------+


+-------------------------------------+
; Flow Elapsed Time                   ;
+----------------------+--------------+
; Module Name          ; Elapsed Time ;
+----------------------+--------------+
; Analysis & Synthesis ; 00:00:05     ;
; Fitter               ; 00:00:07     ;
; Assembler            ; 00:00:01     ;
; Timing Analyzer      ; 00:00:02     ;
; Fitter               ; 00:00:06     ;
; Total                ; 00:00:21     ;
+----------------------+--------------+


------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off PSKFSK -c PSKFSK
quartus_fit --read_settings_files=off --write_settings_files=off PSKFSK -c PSKFSK
quartus_asm --read_settings_files=off --write_settings_files=off PSKFSK -c PSKFSK
quartus_tan --read_settings_files=off --write_settings_files=off PSKFSK -c PSKFSK --timing_analysis_only
quartus_fit --read_settings_files=on --write_settings_files=off PSKFSK -c PSKFSK



⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -