⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 counter10.tan.rpt

📁 VHDL编写的万年历,已在实验箱上验证,目标芯片EP1C3T144C8
💻 RPT
字号:
Timing Analyzer report for counter10
Fri Apr 25 16:24:54 2008
Version 5.1 Build 176 10/26/2005 SJ Web Edition


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Timing Analyzer Summary
  3. Timing Analyzer Settings
  4. Clock Settings Summary
  5. Clock Setup: 'clk'
  6. tco
  7. Timing Analyzer Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+--------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary                                                                                                                                            ;
+------------------------------+-------+---------------+------------------------------------------------+----------+----------+------------+----------+--------------+
; Type                         ; Slack ; Required Time ; Actual Time                                    ; From     ; To       ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+------------------------------------------------+----------+----------+------------+----------+--------------+
; Worst-case tco               ; N/A   ; None          ; 6.275 ns                                       ; count[1] ; dout[1]  ; clk        ; --       ; 0            ;
; Clock Setup: 'clk'           ; N/A   ; None          ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[2] ; count[3] ; clk        ; clk      ; 0            ;
; Total number of failed paths ;       ;               ;                                                ;          ;          ;            ;          ; 0            ;
+------------------------------+-------+---------------+------------------------------------------------+----------+----------+------------+----------+--------------+


+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings                                                                             ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Option                                                ; Setting            ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Device Name                                           ; EP1C3T144C6        ;      ;    ;             ;
; Timing Models                                         ; Final              ;      ;    ;             ;
; Number of source nodes to report per destination node ; 10                 ;      ;    ;             ;
; Number of destination nodes to report                 ; 10                 ;      ;    ;             ;
; Number of paths to report                             ; 200                ;      ;    ;             ;
; Report Minimum Timing Checks                          ; Off                ;      ;    ;             ;
; Use Fast Timing Models                                ; Off                ;      ;    ;             ;
; Report IO Paths Separately                            ; Off                ;      ;    ;             ;
; Default hold multicycle                               ; Same As Multicycle ;      ;    ;             ;
; Cut paths between unrelated clock domains             ; On                 ;      ;    ;             ;
; Cut off read during write signal paths                ; On                 ;      ;    ;             ;
; Cut off feedback from I/O pins                        ; On                 ;      ;    ;             ;
; Report Combined Fast/Slow Timing                      ; Off                ;      ;    ;             ;
; Ignore Clock Settings                                 ; Off                ;      ;    ;             ;
; Analyze latches as synchronous elements               ; On                 ;      ;    ;             ;
; Enable Recovery/Removal analysis                      ; Off                ;      ;    ;             ;
; Enable Clock Latency                                  ; Off                ;      ;    ;             ;
+-------------------------------------------------------+--------------------+------+----+-------------+


+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary                                                                                                                                                             ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type     ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; clk             ;                    ; User Pin ; None             ; 0.000 ns      ; 0.000 ns     ; --       ; N/A                   ; N/A                 ; N/A    ;              ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+


+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'clk'                                                                                                                                                                       ;
+-------+------------------------------------------------+----------+----------+------------+----------+-----------------------------+---------------------------+-------------------------+
; Slack ; Actual fmax (period)                           ; From     ; To       ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-------+------------------------------------------------+----------+----------+------------+----------+-----------------------------+---------------------------+-------------------------+
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[2] ; count[3] ; clk        ; clk      ; None                        ; None                      ; 1.002 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[2] ; count[1] ; clk        ; clk      ; None                        ; None                      ; 1.001 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[2] ; c~reg0   ; clk        ; clk      ; None                        ; None                      ; 0.998 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[2] ; count[2] ; clk        ; clk      ; None                        ; None                      ; 0.996 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[0] ; count[2] ; clk        ; clk      ; None                        ; None                      ; 0.891 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[0] ; count[3] ; clk        ; clk      ; None                        ; None                      ; 0.890 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[0] ; count[1] ; clk        ; clk      ; None                        ; None                      ; 0.890 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[0] ; count[0] ; clk        ; clk      ; None                        ; None                      ; 0.890 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[3] ; c~reg0   ; clk        ; clk      ; None                        ; None                      ; 0.863 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[0] ; c~reg0   ; clk        ; clk      ; None                        ; None                      ; 0.821 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[1] ; c~reg0   ; clk        ; clk      ; None                        ; None                      ; 0.660 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[1] ; count[2] ; clk        ; clk      ; None                        ; None                      ; 0.660 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[1] ; count[3] ; clk        ; clk      ; None                        ; None                      ; 0.656 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[3] ; count[1] ; clk        ; clk      ; None                        ; None                      ; 0.643 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[3] ; count[3] ; clk        ; clk      ; None                        ; None                      ; 0.472 ns                ;
; N/A   ; Restricted to 405.19 MHz ( period = 2.468 ns ) ; count[1] ; count[1] ; clk        ; clk      ; None                        ; None                      ; 0.472 ns                ;
+-------+------------------------------------------------+----------+----------+------------+----------+-----------------------------+---------------------------+-------------------------+


+---------------------------------------------------------------------+
; tco                                                                 ;
+-------+--------------+------------+----------+---------+------------+
; Slack ; Required tco ; Actual tco ; From     ; To      ; From Clock ;
+-------+--------------+------------+----------+---------+------------+
; N/A   ; None         ; 6.275 ns   ; count[1] ; dout[1] ; clk        ;
; N/A   ; None         ; 6.120 ns   ; count[2] ; dout[2] ; clk        ;
; N/A   ; None         ; 5.502 ns   ; c~reg0   ; c       ; clk        ;
; N/A   ; None         ; 4.917 ns   ; count[3] ; dout[3] ; clk        ;
; N/A   ; None         ; 4.915 ns   ; count[0] ; dout[0] ; clk        ;
+-------+--------------+------------+----------+---------+------------+


+--------------------------+
; Timing Analyzer Messages ;
+--------------------------+
Info: *******************************************************************
Info: Running Quartus II Timing Analyzer
    Info: Version 5.1 Build 176 10/26/2005 SJ Web Edition
    Info: Processing started: Fri Apr 25 16:24:54 2008
Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off counter10 -c counter10 --timing_analysis_only
Warning: Found pins functioning as undefined clocks and/or memory enables
    Info: Assuming node "clk" is an undefined clock
Info: Clock "clk" Internal fmax is restricted to 405.19 MHz between source register "count[2]" and destination register "count[3]"
    Info: fmax restricted to Clock High delay (1.234 ns) plus Clock Low delay (1.234 ns) : restricted to 2.468 ns. Expand message to see actual delay path.
        Info: + Longest register to register delay is 1.002 ns
            Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X9_Y13_N2; Fanout = 5; REG Node = 'count[2]'
            Info: 2: + IC(0.434 ns) + CELL(0.568 ns) = 1.002 ns; Loc. = LC_X9_Y13_N5; Fanout = 4; REG Node = 'count[3]'
            Info: Total cell delay = 0.568 ns ( 56.69 % )
            Info: Total interconnect delay = 0.434 ns ( 43.31 % )
        Info: - Smallest clock skew is 0.000 ns
            Info: + Shortest clock path from clock "clk" to destination register is 2.128 ns
                Info: 1: + IC(0.000 ns) + CELL(1.130 ns) = 1.130 ns; Loc. = PIN_17; Fanout = 5; CLK Node = 'clk'
                Info: 2: + IC(0.451 ns) + CELL(0.547 ns) = 2.128 ns; Loc. = LC_X9_Y13_N5; Fanout = 4; REG Node = 'count[3]'
                Info: Total cell delay = 1.677 ns ( 78.81 % )
                Info: Total interconnect delay = 0.451 ns ( 21.19 % )
            Info: - Longest clock path from clock "clk" to source register is 2.128 ns
                Info: 1: + IC(0.000 ns) + CELL(1.130 ns) = 1.130 ns; Loc. = PIN_17; Fanout = 5; CLK Node = 'clk'
                Info: 2: + IC(0.451 ns) + CELL(0.547 ns) = 2.128 ns; Loc. = LC_X9_Y13_N2; Fanout = 5; REG Node = 'count[2]'
                Info: Total cell delay = 1.677 ns ( 78.81 % )
                Info: Total interconnect delay = 0.451 ns ( 21.19 % )
        Info: + Micro clock to output delay of source is 0.173 ns
        Info: + Micro setup delay of destination is 0.029 ns
Info: tco from clock "clk" to destination pin "dout[1]" through register "count[1]" is 6.275 ns
    Info: + Longest clock path from clock "clk" to source register is 2.128 ns
        Info: 1: + IC(0.000 ns) + CELL(1.130 ns) = 1.130 ns; Loc. = PIN_17; Fanout = 5; CLK Node = 'clk'
        Info: 2: + IC(0.451 ns) + CELL(0.547 ns) = 2.128 ns; Loc. = LC_X9_Y13_N6; Fanout = 5; REG Node = 'count[1]'
        Info: Total cell delay = 1.677 ns ( 78.81 % )
        Info: Total interconnect delay = 0.451 ns ( 21.19 % )
    Info: + Micro clock to output delay of source is 0.173 ns
    Info: + Longest register to pin delay is 3.974 ns
        Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X9_Y13_N6; Fanout = 5; REG Node = 'count[1]'
        Info: 2: + IC(2.352 ns) + CELL(1.622 ns) = 3.974 ns; Loc. = PIN_53; Fanout = 0; PIN Node = 'dout[1]'
        Info: Total cell delay = 1.622 ns ( 40.82 % )
        Info: Total interconnect delay = 2.352 ns ( 59.18 % )
Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning
    Info: Processing ended: Fri Apr 25 16:24:54 2008
    Info: Elapsed time: 00:00:01


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -