⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 decoder.rpt

📁 用VHDL编的简易CPU
💻 RPT
📖 第 1 页 / 共 4 页
字号:
Project Information                                 d:\project\cpu\decoder.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 03/19/2008 20:29:21

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DECODER


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

decoder   EPF10K10TC144-3  32     61     0    0         0  %    61       10 %

User Pins:                 32     61     0  



Device-Specific Information:                        d:\project\cpu\decoder.rpt
decoder

***** Logic for device 'decoder' compiled without errors.




Device: EPF10K10TC144-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF



Device-Specific Information:                        d:\project\cpu\decoder.rpt
decoder

** ERROR SUMMARY **

Info: Chip 'decoder' in device 'EPF10K10TC144-3' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
                                                                                         
                  d             d               d           d   d                   d    
                  a             a     d R d d   a           a R a       R       R d a R  
                  t             t     a E a a   t           t E t       E       E a t E  
                  a             a     t S t t   a G       V a S a       S       S t a S  
                  o       G     o   V a E a a G o N       C o E o       E V     E a o E  
                  u       N     u   C o R o o N u D       C u R u       R C     R o u R  
                c t D c   D c D t   C u V u u D t I D D D I t V t D   D V C   c V u t V  
                2 2 3 1 D I 1 1 2 c I t E t t I 3 N 2 2 2 N 1 E 2 1 D 2 E I D 2 E t 2 E  
                2 2 0 0 8 O 8 6 8 7 O 7 D 6 4 O 1 T 5 1 6 T 2 D 4 4 0 9 D O 1 7 D 2 0 D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GNDIO 
    VCCINT |  6                                                                         103 | GNDINT 
  dataout3 |  7                                                                         102 | c19 
       D19 |  8                                                                         101 | D3 
        c3 |  9                                                                         100 | D24 
       c25 | 10                                                                          99 | dataout11 
       c13 | 11                                                                          98 | dataout27 
 dataout25 | 12                                                                          97 | c11 
 dataout13 | 13                                                                          96 | D11 
 dataout30 | 14                                                                          95 | c20 
     GNDIO | 15                                                                          94 | VCCIO 
    GNDINT | 16                                                                          93 | VCCINT 
       c15 | 17                                                                          92 | dataout14 
       c16 | 18                                                                          91 | dataout10 
 dataout23 | 19                             EPF10K10TC144-3                              90 | C1 
     flag1 | 20                                                                          89 | dataout0 
 dataout16 | 21                                                                          88 | D15 
  dataout5 | 22                                                                          87 | c26 
       D23 | 23                                                                          86 | c14 
     VCCIO | 24                                                                          85 | GNDIO 
    VCCINT | 25                                                                          84 | GNDINT 
       c28 | 26                                                                          83 | c9 
        c6 | 27                                                                          82 | dataout17 
       D17 | 28                                                                          81 | D12 
        c8 | 29                                                                          80 | dataout9 
        D6 | 30                                                                          79 | dataout29 
        D4 | 31                                                                          78 | c17 
       c21 | 32                                                                          77 | ^MSEL0 
  dataout8 | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | C2 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                D D c G R d D D V R D D d G c V V D D D G G D c V d d f R G d d C D V D  
                3 1 5 N E a 1 7 C E 1 5 a N 4 C C 2 2 2 N N 9 1 C a a l E N a a 0 2 C 2  
                1 0   D S t 8   C S 3   t D   C C 8 2 7 D D   2 C t t a S D t t   0 C    
                      I E a     I E     a I   I I       I I     I a a g E I a a     I    
                      O R o     O R     o O   N N       N N     O o o 0 R O o o     O    
                        V u       V     u     T T       T T       u u   V   u u          
                        E t       E     t                         t t   E   t t          
                        D 1       D     2                         1 1   D   2 1          
                          8             1                         9 5       6            
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                        d:\project\cpu\decoder.rpt
decoder

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A2       2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       1/22(  4%)   
A3       2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A10      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       1/22(  4%)   
A11      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A14      3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       2/22(  9%)   
A17      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       1/22(  4%)   
A20      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       1/22(  4%)   
A24      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       1/22(  4%)   
B3       2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       1/22(  4%)   
B5       2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B7       2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B8       2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B11      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B14      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       1/22(  4%)   
B15      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       1/22(  4%)   
B17      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       1/22(  4%)   
B19      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       1/22(  4%)   
B21      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B22      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B23      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       1/22(  4%)   
C2       2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       1/22(  4%)   
C5       3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       2/22(  9%)   
C10      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       1/22(  4%)   
C12      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       1/22(  4%)   
C13      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C14      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       1/22(  4%)   
C16      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C20      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C21      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            87/96     ( 90%)
Total logic cells used:                         61/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.47/4    ( 36%)
Total fan-in:                                  90/2304    (  3%)

Total input pins required:                      32
Total input I/O cell registers required:         0
Total output pins required:                     61
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     61
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        32/ 576   (  5%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      2   2   2   0   0   0   0   0   0   2   2   0   0   0   3   0   0   2   0   0   2   0   0   0   2     19/0  
 B:      0   0   2   0   2   0   2   2   0   0   2   0   0   0   1   2   0   2   0   2   0   2   2   2   0     23/0  
 C:      0   2   0   0   3   0   0   0   0   2   0   2   0   2   2   0   2   0   0   0   2   2   0   0   0     19/0  

Total:   2   4   4   0   5   0   2   2   0   4   4   2   0   2   6   2   2   4   0   2   4   4   2   2   2     61/0  



Device-Specific Information:                        d:\project\cpu\decoder.rpt
decoder

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
 118      -     -    -    07      INPUT                0    0    0    2  D0
 114      -     -    -    04      INPUT                0    0    0    2  D1
  72      -     -    -    04      INPUT                0    0    0    2  D2
 101      -     -    A    --      INPUT                0    0    0    2  D3
  31      -     -    C    --      INPUT                0    0    0    2  D4
  48      -     -    -    15      INPUT                0    0    0    2  D5
  30      -     -    C    --      INPUT                0    0    0    2  D6
  44      -     -    -    18      INPUT                0    0    0    2  D7
 140      -     -    -    21      INPUT                0    0    0    2  D8
  59      -     -    -    12      INPUT                0    0    0    2  D9
  38      -     -    -    22      INPUT                0    0    0    2  D10
  96      -     -    A    --      INPUT                0    0    0    2  D11
  81      -     -    C    --      INPUT                0    0    0    2  D12
  47      -     -    -    16      INPUT                0    0    0    2  D13
 119      -     -    -    08      INPUT                0    0    0    2  D14
  88      -     -    B    --      INPUT                0    0    0    2  D15
 137      -     -    -    19      INPUT                0    0    0    2  D16
  28      -     -    C    --      INPUT                0    0    0    2  D17
  43      -     -    -    18      INPUT                0    0    0    2  D18
   8      -     -    A    --      INPUT                0    0    0    2  D19
  70      -     -    -    05      INPUT                0    0    0    2  D20
 125      -     -    -    --      INPUT                0    0    0    2  D21
  55      -     -    -    --      INPUT                0    0    0    2  D22
  23      -     -    B    --      INPUT                0    0    0    2  D23
 100      -     -    A    --      INPUT                0    0    0    2  D24
 126      -     -    -    --      INPUT                0    0    0    2  D25
 124      -     -    -    --      INPUT                0    0    0    2  D26
  56      -     -    -    --      INPUT                0    0    0    2  D27
  54      -     -    -    --      INPUT                0    0    0    2  D28
 117      -     -    -    06      INPUT                0    0    0    1  D29
 142      -     -    -    23      INPUT                0    0    0    1  D30
  37      -     -    -    23      INPUT                0    0    0    1  D31


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        d:\project\cpu\decoder.rpt
decoder

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  69      -     -    -    06     OUTPUT                0    1    0    0  C0
  90      -     -    B    --     OUTPUT                0    1    0    0  C1
  73      -     -    -    02     OUTPUT                0    1    0    0  C2
   9      -     -    A    --     OUTPUT                0    1    0    0  c3
  51      -     -    -    13     OUTPUT                0    1    0    0  c4

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -