📄 standard_assignment_defaults.qdf
字号:
set_global_assignment -name NORMAL_LCELL_INSERT Onset_global_assignment -name CARRY_OUT_PINS_LCELL_INSERT Onset_global_assignment -name AUTO_DELAY_CHAINS Onset_global_assignment -name AUTO_MERGE_PLLS Onset_global_assignment -name IGNORE_MODE_FOR_MERGE Offset_global_assignment -name AUTO_TURBO_BIT ONset_global_assignment -name PHYSICAL_SYNTHESIS_COMBO_LOGIC Offset_global_assignment -name PHYSICAL_SYNTHESIS_LOG_FILE Offset_global_assignment -name PHYSICAL_SYNTHESIS_REGISTER_DUPLICATION Offset_global_assignment -name PHYSICAL_SYNTHESIS_REGISTER_RETIMING Offset_global_assignment -name PHYSICAL_SYNTHESIS_ASYNCHRONOUS_SIGNAL_PIPELINING Offset_global_assignment -name IO_PLACEMENT_OPTIMIZATION Onset_global_assignment -name ALLOW_LVTTL_LVCMOS_INPUT_LEVELS_TO_OVERDRIVE_INPUT_BUFFER Offset_global_assignment -name OVERRIDE_DEFAULT_ELECTROMIGRATION_PARAMETERS Offset_global_assignment -name FITTER_EFFORT "Auto Fit"set_global_assignment -name FITTER_AUTO_EFFORT_DESIRED_SLACK_MARGIN 0nsset_global_assignment -name PHYSICAL_SYNTHESIS_EFFORT Normalset_global_assignment -name ROUTER_LCELL_INSERTION_AND_LOGIC_DUPLICATION AUTOset_global_assignment -name ROUTER_REGISTER_DUPLICATION AUTOset_global_assignment -name STRATIXGX_ALLOW_CLOCK_FANOUT_WITH_ANALOG_RESET Offset_global_assignment -name AUTO_GLOBAL_CLOCK Onset_global_assignment -name AUTO_GLOBAL_OE Onset_global_assignment -name AUTO_GLOBAL_REGISTER_CONTROLS Onset_global_assignment -name FITTER_EARLY_TIMING_ESTIMATE_MODE Realisticset_global_assignment -name STRATIXGX_ALLOW_GIGE_UNDER_FULL_DATARATE_RANGE Offset_global_assignment -name STRATIXGX_ALLOW_RX_CORECLK_FROM_NON_RX_CLKOUT_SOURCE_IN_DOUBLE_DATA_WIDTH_MODE Offset_global_assignment -name STRATIXGX_ALLOW_GIGE_IN_DOUBLE_DATA_WIDTH_MODE Offset_global_assignment -name STRATIXGX_ALLOW_PARALLEL_LOOPBACK_IN_DOUBLE_DATA_WIDTH_MODE Offset_global_assignment -name STRATIXGX_ALLOW_XAUI_IN_SINGLE_DATA_WIDTH_MODE Offset_global_assignment -name STRATIXGX_ALLOW_XAUI_WITH_CORECLK_SELECTED_AT_RATE_MATCHER Offset_global_assignment -name STRATIXGX_ALLOW_XAUI_WITH_RX_CORECLK_FROM_NON_TXPLL_SOURCE Offset_global_assignment -name STRATIXGX_ALLOW_GIGE_WITH_CORECLK_SELECTED_AT_RATE_MATCHER Offset_global_assignment -name STRATIXGX_ALLOW_GIGE_WITHOUT_8B10B Offset_global_assignment -name STRATIXGX_ALLOW_GIGE_WITH_RX_CORECLK_FROM_NON_TXPLL_SOURCE Offset_global_assignment -name STRATIXGX_ALLOW_POST8B10B_LOOPBACK Offset_global_assignment -name STRATIXGX_ALLOW_REVERSE_PARALLEL_LOOPBACK Offset_global_assignment -name STRATIXGX_ALLOW_USE_OF_GXB_COUPLED_IOS Offset_global_assignment -name GENERATE_GXB_RECONFIG_MIF Offset_global_assignment -name RESERVE_ALL_UNUSED_PINS_WEAK_PULLUP "As input tri-stated with weak pull-up"set_global_assignment -name STOP_AFTER_CONGESTION_MAP Offset_global_assignment -name MUX_RESTRUCTURE Autoset_global_assignment -name ENABLE_IP_DEBUG Offset_global_assignment -name SAVE_DISK_SPACE Onset_global_assignment -name DISABLE_OCP_HW_EVAL Offset_global_assignment -name DEVICE_FILTER_PACKAGE Anyset_global_assignment -name DEVICE_FILTER_PIN_COUNT Anyset_global_assignment -name DEVICE_FILTER_SPEED_GRADE Anyset_global_assignment -name EDA_DESIGN_ENTRY_SYNTHESIS_TOOL "<None>"set_global_assignment -name VERILOG_INPUT_VERSION Verilog_2001set_global_assignment -name VHDL_INPUT_VERSION VHDL93set_global_assignment -name FAMILY Stratixset_global_assignment -name TRUE_WYSIWYG_FLOW Offset_global_assignment -name SMART_COMPILE_IGNORES_TDC_FOR_STRATIX_PLL_CHANGES Offset_global_assignment -name STATE_MACHINE_PROCESSING Autoset_global_assignment -name SAFE_STATE_MACHINE Offset_global_assignment -name EXTRACT_VERILOG_STATE_MACHINES Onset_global_assignment -name EXTRACT_VHDL_STATE_MACHINES Onset_global_assignment -name IGNORE_VERILOG_INITIAL_CONSTRUCTS Offset_global_assignment -name ADD_PASS_THROUGH_LOGIC_TO_INFERRED_RAMS Onset_global_assignment -name DSP_BLOCK_BALANCING Autoset_global_assignment -name MAX_BALANCING_DSP_BLOCKS "-1 (Unlimited)"set_global_assignment -name NOT_GATE_PUSH_BACK Onset_global_assignment -name ALLOW_POWER_UP_DONT_CARE Onset_global_assignment -name REMOVE_REDUNDANT_LOGIC_CELLS Offset_global_assignment -name REMOVE_DUPLICATE_REGISTERS Onset_global_assignment -name IGNORE_CARRY_BUFFERS Offset_global_assignment -name IGNORE_CASCADE_BUFFERS Offset_global_assignment -name IGNORE_GLOBAL_BUFFERS Offset_global_assignment -name IGNORE_ROW_GLOBAL_BUFFERS Offset_global_assignment -name IGNORE_LCELL_BUFFERS Offset_global_assignment -name MAX7000_IGNORE_LCELL_BUFFERS AUTOset_global_assignment -name IGNORE_SOFT_BUFFERS Onset_global_assignment -name MAX7000_IGNORE_SOFT_BUFFERS Offset_global_assignment -name LIMIT_AHDL_INTEGERS_TO_32_BITS Offset_global_assignment -name AUTO_GLOBAL_CLOCK_MAX Onset_global_assignment -name AUTO_GLOBAL_OE_MAX Onset_global_assignment -name MAX_AUTO_GLOBAL_REGISTER_CONTROLS Onset_global_assignment -name AUTO_IMPLEMENT_IN_ROM Offset_global_assignment -name APEX20K_TECHNOLOGY_MAPPER Lutset_global_assignment -name STRATIXII_OPTIMIZATION_TECHNIQUE Balancedset_global_assignment -name CYCLONE_OPTIMIZATION_TECHNIQUE Balancedset_global_assignment -name CYCLONEII_OPTIMIZATION_TECHNIQUE Balancedset_global_assignment -name STRATIX_OPTIMIZATION_TECHNIQUE Balancedset_global_assignment -name MAXII_OPTIMIZATION_TECHNIQUE Balancedset_global_assignment -name MAX7000_OPTIMIZATION_TECHNIQUE Speedset_global_assignment -name APEX20K_OPTIMIZATION_TECHNIQUE Balancedset_global_assignment -name MERCURY_OPTIMIZATION_TECHNIQUE Areaset_global_assignment -name FLEX6K_OPTIMIZATION_TECHNIQUE Areaset_global_assignment -name FLEX10K_OPTIMIZATION_TECHNIQUE Areaset_global_assignment -name ALLOW_XOR_GATE_USAGE Onset_global_assignment -name AUTO_LCELL_INSERTION Onset_global_assignment -name CARRY_CHAIN_LENGTH 48set_global_assignment -name FLEX6K_CARRY_CHAIN_LENGTH 32set_global_assignment -name FLEX10K_CARRY_CHAIN_LENGTH 32set_global_assignment -name MERCURY_CARRY_CHAIN_LENGTH 48set_global_assignment -name STRATIX_CARRY_CHAIN_LENGTH 70set_global_assignment -name STRATIXII_CARRY_CHAIN_LENGTH 70set_global_assignment -name CASCADE_CHAIN_LENGTH 2set_global_assignment -name PARALLEL_EXPANDER_CHAIN_LENGTH 16set_global_assignment -name MAX7000_PARALLEL_EXPANDER_CHAIN_LENGTH 4set_global_assignment -name AUTO_CARRY_CHAINS Onset_global_assignment -name AUTO_CASCADE_CHAINS Onset_global_assignment -name AUTO_PARALLEL_EXPANDERS Onset_global_assignment -name AUTO_OPEN_DRAIN_PINS Onset_global_assignment -name ADV_NETLIST_OPT_SYNTH_WYSIWYG_REMAP Offset_global_assignment -name ADV_NETLIST_OPT_SYNTH_GATE_RETIME Offset_global_assignment -name ADV_NETLIST_OPT_RETIME_CORE_AND_IO Onset_global_assignment -name AUTO_ROM_RECOGNITION Onset_global_assignment -name AUTO_RAM_RECOGNITION Onset_global_assignment -name AUTO_DSP_RECOGNITION Onset_global_assignment -name AUTO_SHIFT_REGISTER_RECOGNITION Onset_global_assignment -name AUTO_CLOCK_ENABLE_RECOGNITION Onset_global_assignment -name ALLOW_SYNCH_CTRL_USAGE Onset_global_assignment -name FORCE_SYNCH_CLEAR Offset_global_assignment -name AUTO_RAM_BLOCK_BALANCING Onset_global_assignment -name AUTO_RAM_TO_LCELL_CONVERSION Offset_global_assignment -name AUTO_RESOURCE_SHARING Offset_global_assignment -name ALLOW_ANY_RAM_SIZE_FOR_RECOGNITION Offset_global_assignment -name ALLOW_ANY_ROM_SIZE_FOR_RECOGNITION Offset_global_assignment -name ALLOW_ANY_SHIFT_REGISTER_SIZE_FOR_RECOGNITION Offset_global_assignment -name MAX7000_FANIN_PER_CELL 100set_global_assignment -name MAX_RAM_BLOCKS_M512 "-1 (Unlimited)"set_global_assignment -name MAX_RAM_BLOCKS_M4K "-1 (Unlimited)"set_global_assignment -name MAX_RAM_BLOCKS_MRAM "-1 (Unlimited)"set_global_assignment -name IGNORE_TRANSLATE_OFF_AND_SYNTHESIS_OFF Offset_global_assignment -name STRATIXGX_BYPASS_REMAPPING_OF_FORCE_SIGNAL_DETECT_SIGNAL_THRESHOLD_SELECT Offset_global_assignment -name SHOW_PARAMETER_SETTINGS_TABLES_IN_SYNTHESIS_REPORT Onset_global_assignment -name IGNORE_MAX_FANOUT_ASSIGNMENTS Offset_global_assignment -name ADV_NETLIST_OPT_METASTABLE_REGS 2set_global_assignment -name OPTIMIZE_POWER_DURING_SYNTHESIS "Normal compilation"set_global_assignment -name HDL_MESSAGE_LEVEL Level2set_global_assignment -name SUPPRESS_REG_MINIMIZATION_MSG Offset_global_assignment -name USE_HIGH_SPEED_ADDER Autoset_global_assignment -name NUMBER_OF_REMOVED_REGISTERS_REPORTED 100set_global_assignment -name DEFAULT_HOLD_MULTICYCLE "Same as Multicycle"set_global_assignment -name CUT_OFF_PATHS_BETWEEN_CLOCK_DOMAINS Onset_global_assignment -name CUT_OFF_READ_DURING_WRITE_PATHS Onset_global_assignment -name CUT_OFF_IO_PIN_FEEDBACK Onset_global_assignment -name DO_COMBINED_ANALYSIS Offset_global_assignment -name IGNORE_CLOCK_SETTINGS Offset_global_assignment -name ANALYZE_LATCHES_AS_SYNCHRONOUS_ELEMENTS -value ONset_global_assignment -name ENABLE_RECOVERY_REMOVAL_ANALYSIS Offset_global_assignment -name ENABLE_CLOCK_LATENCY Offset_global_assignment -name NUMBER_OF_SOURCES_PER_DESTINATION_TO_REPORT 10set_global_assignment -name NUMBER_OF_DESTINATION_TO_REPORT 10set_global_assignment -name NUMBER_OF_PATHS_TO_REPORT 200set_global_assignment -name DO_MIN_ANALYSIS Offset_global_assignment -name DO_MIN_TIMING Offset_global_assignment -name REPORT_IO_PATHS_SEPARATELY Offset_global_assignment -name FLOW_ENABLE_TIMING_CONSTRAINT_CHECK Offset_global_assignment -name PROJECT_SHOW_ENTITY_NAME Onset_global_assignment -name ENABLE_REDUCED_MEMORY_MODE Offset_global_assignment -name VER_COMPATIBLE_DB_DIR export_dbset_global_assignment -name AUTO_EXPORT_VER_COMPATIBLE_DB Offset_global_assignment -name SMART_RECOMPILE Offset_global_assignment -name FLOW_DISABLE_ASSEMBLER Offset_global_assignment -name FLOW_ENABLE_HCII_COMPARE Offset_global_assignment -name HCII_OUTPUT_DIR hc_outputset_global_assignment -name SAVE_MIGRATION_INFO_DURING_COMPILATION Offset_global_assignment -name FLOW_ENABLE_IO_ASSIGNMENT_ANALYSIS Offset_global_assignment -name RUN_FULL_COMPILE_ON_DEVICE_CHANGE Onset_global_assignment -name MAX_PROCESSORS_USED_FOR_MULTITHREADING 1set_global_assignment -name FLOW_ENABLE_RTL_VIEWER Offset_global_assignment -name SIM_VECTOR_COMPARED_CLOCK_OFFSET 0ns -section_id ?set_global_assignment -name SIM_VECTOR_COMPARED_CLOCK_DUTY_CYCLE 50 -section_id ?set_global_assignment -name EDA_LAUNCH_CMD_LINE_TOOL Off -section_id ?set_global_assignment -name EDA_TRUNCATE_LONG_HIERARCHY_PATHS Off -section_id ?set_global_assignment -name EDA_FLATTEN_BUSES Off -section_id ?set_global_assignment -name EDA_MAP_ILLEGAL_CHARACTERS Off -section_id ?set_global_assignment -name EDA_GENERATE_TIMING_CLOSURE_DATA Off -section_id ?set_global_assignment -name EDA_GENERATE_POWER_INPUT_FILE Off -section_id ?set_global_assignment -name EDA_TEST_BENCH_ENABLE_STATUS NOT_USED -section_id ?set_global_assignment -name EDA_RTL_SIM_MODE NOT_USED -section_id ?set_global_assignment -name EDA_MAINTAIN_DESIGN_HIERARCHY Off -section_id ?set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST Off -section_id ?set_global_assignment -name EDA_WRITE_DEVICE_CONTROL_PORTS Off -section_id ?set_global_assignment -name EDA_SIMULATION_VCD_OUTPUT_TCL_FILE Off -section_id ?set_global_assignment -name EDA_SIMULATION_VCD_OUTPUT_SIGNALS_TO_TCL_FILE "All Except Combinational Logic Element Outputs" -section_id ?set_global_assignment -name EDA_ENABLE_GLITCH_FILTERING Off -section_id ?set_global_assignment -name EDA_WRITE_NODES_FOR_POWER_ESTIMATION OFF -section_id ?set_global_assignment -name EDA_SETUP_HOLD_DETECTION_INPUT_REGISTERS_BIDIR_PINS_DISABLED Off -section_id ?set_global_assignment -name EDA_WRITER_DONT_WRITE_TOP_ENTITY Off -section_id ?set_global_assignment -name EDA_VHDL_ARCH_NAME structure -section_id ?set_global_assignment -name EDA_TEST_BENCH_RUN_SIM_FOR "100 ns" -section_id ?set_global_assignment -name VCCPD_VOLTAGE 3.3V -section_id ?set_global_assignment -name EDA_INPUT_GND_NAME GND -section_id ?set_global_assignment -name EDA_INPUT_VCC_NAME VCC -section_id ?set_global_assignment -name EDA_INPUT_DATA_FORMAT NONE -section_id ?set_global_assignment -name EDA_SHOW_LMF_MAPPING_MESSAGES Off -section_id ?set_global_assignment -name EDA_RUN_TOOL_AUTOMATICALLY Off -section_id ?set_global_assignment -name RESYNTHESIS_RETIMING FULL -section_id ?set_global_assignment -name RESYNTHESIS_OPTIMIZATION_EFFORT Normal -section_id ?set_global_assignment -name RESYNTHESIS_PHYSICAL_SYNTHESIS Normal -section_id ?set_global_assignment -name USE_GENERATED_PHYSICAL_CONSTRAINTS On -section_id ?set_global_assignment -name DUTY_CYCLE 50 -section_id ?set_global_assignment -name INVERT_BASE_CLOCK Off -section_id ?set_global_assignment -name MULTIPLY_BASE_CLOCK_PERIOD_BY 1 -section_id ?set_global_assignment -name DIVIDE_BASE_CLOCK_PERIOD_BY 1 -section_id ?set_global_assignment -name PARTITION_IMPORT_ASSIGNMENTS On -section_id ? -entity ?set_global_assignment -name PARTITION_IMPORT_EXISTING_ASSIGNMENTS REPLACE_CONFLICTING -section_id ? -entity ?set_global_assignment -name PARTITION_IMPORT_EXISTING_LOGICLOCK_REGIONS REPLACE_CONFLICTING -section_id ? -entity ?set_global_assignment -name PARTITION_IMPORT_PROMOTE_ASSIGNMENTS On -section_id ? -entity ?set_global_assignment -name APEX20K_CLIQUE_TYPE LAB -section_id ? -entity ?set_global_assignment -name MAX7K_CLIQUE_TYPE LAB -section_id ? -entity ?set_global_assignment -name MERCURY_CLIQUE_TYPE LAB -section_id ? -entity ?set_global_assignment -name FLEX6K_CLIQUE_TYPE LAB -section_id ? -entity ?set_global_assignment -name FLEX10K_CLIQUE_TYPE LAB -section_id ? -entity ?
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -