⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 readme.txt

📁 nois 2cpu 硬件实现编程
💻 TXT
字号:
readme - Standard DesignOverview:This design is provided for all Nios development boards and highlights many of the standard features of the Nios II processor.Contents of the System: - Nios II/s Core - JTAG Debug Module (Level 1) - DDR SDRAM Controller (32MB) - SSRAM Controller (2MB) - CFI Flash Memory Interface (16MB) - EPCS Controller (with bootloader) - JTAG UART - UART (RS-232) - Two Timers - Ethernet Interface - LED PIO - Seven Segment Display PIO - Push Button PIO - LCD Display Interface - System ID PeripheralHardware Specs: - Fmax > 85MHz - Resource Usage < 4500 LEs - Onchip Memory Usage < 7KB - Two PLLs  - Up to four 9-bit DSP elementsSupported Software Examples: - Blank Project - Hello World - Board Diagnostic - Count Binary - Dhrystone - Hello Free-Standing - Hello LED - Hello MicroC/OS II - Hello World Small - Host File System - MicroC/OS-II Message Box - Memory Test - MicroC/OS-II Tutorial - Simple Sockets Server - Web Server - Zip File SystemFurther Notes: - Due to the library paths that are coded into the Quartus settings for this project, if a user wishes to modify the hardware   design they must first strip out any old paths from within the project settings file (qsf).  An example of this is as below:set_global_assignment -name POST_FLOW_SCRIPT_FILE "quartus_sh:auto_verify_ddr_timing.tcl"set_global_assignment -name VHDL_FILE "C:/MegaCore/ddr_ddr2_sdram-v3.2.0/lib/auk_ddr_tb_functions.vhd"set_global_assignment -name VHDL_FILE "C:/MegaCore/ddr_ddr2_sdram-v3.2.0/lib/auk_ddr_functions.vhd"set_global_assignment -name VHDL_FILE "C:/MegaCore/ddr_ddr2_sdram-v3.2.0/lib/auk_ddr_input_buf.vhd"set_global_assignment -name VHDL_FILE "C:/MegaCore/ddr_ddr2_sdram-v3.2.0/lib/auk_ddr_timers.vhd"set_global_assignment -name VHDL_FILE "C:/MegaCore/ddr_ddr2_sdram-v3.2.0/lib/auk_ddr_avalon_if.vhd"set_global_assignment -name VHDL_FILE "C:/MegaCore/ddr_ddr2_sdram-v3.2.0/lib/auk_ddr_bank_details.vhd"set_global_assignment -name VHDL_FILE "C:/MegaCore/ddr_ddr2_sdram-v3.2.0/lib/auk_ddr_controller.vhd"set_global_assignment -name VHDL_FILE "C:/MegaCore/ddr_ddr2_sdram-v3.2.0/lib/auk_ddr_init.vhd"set_global_assignment -name VERILOG_FILE "C:/niosII_cycloneII_2c35/full_featured/ddr_sdram_auk_ddr_dqs_group.v"set_global_assignment -name VERILOG_FILE "C:/niosII_cycloneII_2c35/full_featured/ddr_sdram_auk_ddr_clk_gen.v"set_global_assignment -name VERILOG_FILE "C:/niosII_cycloneII_2c35/full_featured/ddr_sdram_auk_ddr_datapath.v"set_global_assignment -name VERILOG_FILE "C:/niosII_cycloneII_2c35/full_featured/ddr_sdram_auk_ddr_sdram.v"set_global_assignment -name VERILOG_FILE "C:/niosII_cycloneII_2c35/full_featured/ddr_sdram.v"set_global_assignment -name PRE_FLOW_SCRIPT_FILE "quartus_sh:auto_add_ddr_constraints.tcl"   Once these have been removed regenerate the embedded system in SOPC Builder to recreate new paths for the DDR on the local machine. - DDR memory is the main memory of the system, however SSRAM has a faster access speed (when using the same clock frequencies).  

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -