dled.tan.rpt
来自「很多vhdl例程代码」· RPT 代码 · 共 343 行 · 第 1/5 页
RPT
343 行
Timing Analyzer report for dled
Fri Sep 15 16:36:03 2006
Version 5.0 Build 168 06/22/2005 Service Pack 1.04 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'int_div:inst|ClockOut'
6. Clock Setup: 'clock_48M'
7. Clock Hold: 'int_div:inst|ClockOut'
8. Clock Hold: 'clock_48M'
9. tco
10. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+--------------------------------------+-----------+----------------------------------+------------------------------------------------+----------------------------+-------------------------+-----------------------+-----------------------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+--------------------------------------+-----------+----------------------------------+------------------------------------------------+----------------------------+-------------------------+-----------------------+-----------------------+--------------+
; Worst-case tco ; N/A ; None ; 15.543 ns ; scan_led:inst1|disp_dat[3] ; seg[3] ; clock_48M ; ; 0 ;
; Clock Setup: 'clock_48M' ; 14.715 ns ; 50.00 MHz ( period = 20.000 ns ) ; 189.21 MHz ( period = 5.285 ns ) ; int_div:inst|Counter[2] ; int_div:inst|Counter[7] ; clock_48M ; clock_48M ; 0 ;
; Clock Setup: 'int_div:inst|ClockOut' ; 16.851 ns ; 50.00 MHz ( period = 20.000 ns ) ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; scan_led:inst1|disp_dat[0] ; scan_led:inst1|count[2] ; int_div:inst|ClockOut ; int_div:inst|ClockOut ; 0 ;
; Clock Hold: 'int_div:inst|ClockOut' ; 1.032 ns ; 50.00 MHz ( period = 20.000 ns ) ; N/A ; scan_led:inst1|count[2] ; scan_led:inst1|count[2] ; int_div:inst|ClockOut ; int_div:inst|ClockOut ; 0 ;
; Clock Hold: 'clock_48M' ; 1.874 ns ; 50.00 MHz ( period = 20.000 ns ) ; N/A ; int_div:inst|Counter[0] ; int_div:inst|Counter[0] ; clock_48M ; clock_48M ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+--------------------------------------+-----------+----------------------------------+------------------------------------------------+----------------------------+-------------------------+-----------------------+-----------------------+--------------+
+-------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+------+-----------------------+-------------+
; Option ; Setting ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+-----------------------+-------------+
; Device Name ; EP1C6Q240C8 ; ; ; ;
; Timing Models ; Final ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; Off ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
; Report IO Paths Separately ; Off ; ; ; ;
; Default hold multicycle ; Same as Multicycle ; ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ; ;
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?