⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dled.map.rpt

📁 很多vhdl例程代码
💻 RPT
📖 第 1 页 / 共 2 页
字号:
+----------------------------------+-----------------+------------------------------------+---------------------------------------------------------------------------+
; scan_led.vhd                     ; yes             ; User VHDL File                     ; E:/VHDL_soft/EDA/Example_VHDL/QuickSOPC_1C6/ep1c6_5_dled/scan_led.vhd     ;
; dled.bdf                         ; yes             ; User Block Diagram/Schematic File  ; E:/VHDL_soft/EDA/Example_VHDL/QuickSOPC_1C6/ep1c6_5_dled/dled.bdf         ;
; int_div.vhd                      ; yes             ; Other                              ; E:/VHDL_soft/EDA/Example_VHDL/QuickSOPC_1C6/ep1c6_5_dled/int_div.vhd      ;
; CONSTANT_3V8.vhd                 ; yes             ; Other                              ; E:/VHDL_soft/EDA/Example_VHDL/QuickSOPC_1C6/ep1c6_5_dled/CONSTANT_3V8.vhd ;
+----------------------------------+-----------------+------------------------------------+---------------------------------------------------------------------------+


+----------------------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary                    ;
+-----------------------------------+----------------------------+
; Resource                          ; Usage                      ;
+-----------------------------------+----------------------------+
; Total logic elements              ; 65                         ;
; Total combinational functions     ; 51                         ;
;     -- Total 4-input functions    ; 16                         ;
;     -- Total 3-input functions    ; 9                          ;
;     -- Total 2-input functions    ; 10                         ;
;     -- Total 1-input functions    ; 16                         ;
;     -- Total 0-input functions    ; 0                          ;
; Combinational cells for routing   ; 0                          ;
; Total registers                   ; 31                         ;
; Total logic cells in carry chains ; 16                         ;
; I/O pins                          ; 17                         ;
; Maximum fan-out node              ; scan_led:inst1|disp_dat[0] ;
; Maximum fan-out                   ; 20                         ;
; Total fan-out                     ; 206                        ;
; Average fan-out                   ; 2.51                       ;
+-----------------------------------+----------------------------+


+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                                        ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+----------------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Full Hierarchy Name  ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+----------------------+
; |dled                      ; 65 (0)      ; 31           ; 0           ; 17   ; 0            ; 34 (0)       ; 14 (0)            ; 17 (0)           ; 16 (0)          ; |dled                ;
;    |int_div:inst|          ; 44 (44)     ; 18           ; 0           ; 0    ; 0            ; 26 (26)      ; 11 (11)           ; 7 (7)            ; 16 (16)         ; |dled|int_div:inst   ;
;    |scan_led:inst1|        ; 21 (21)     ; 13           ; 0           ; 0    ; 0            ; 8 (8)        ; 3 (3)             ; 10 (10)          ; 0 (0)           ; |dled|scan_led:inst1 ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+----------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.


+------------------------------------------------------+
; General Register Statistics                          ;
+----------------------------------------------+-------+
; Statistic                                    ; Value ;
+----------------------------------------------+-------+
; Total registers                              ; 31    ;
; Number of registers using Synchronous Clear  ; 0     ;
; Number of registers using Synchronous Load   ; 0     ;
; Number of registers using Asynchronous Clear ; 0     ;
; Number of registers using Asynchronous Load  ; 0     ;
; Number of registers using Clock Enable       ; 4     ;
; Number of registers using Preset             ; 0     ;
+----------------------------------------------+-------+


+-----------------------------------------------------------+
; Parameter Settings for User Entity Instance: int_div:inst ;
+----------------+-------+----------------------------------+
; Parameter Name ; Value ; Type                             ;
+----------------+-------+----------------------------------+
; n              ; 48000 ; Untyped                          ;
+----------------+-------+----------------------------------+
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".


+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in E:/VHDL_soft/EDA/Example_VHDL/QuickSOPC_1C6/ep1c6_5_dled/dled.map.eqn.


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 5.0 Build 168 06/22/2005 Service Pack 1.04 SJ Full Version
    Info: Processing started: Fri Sep 15 16:35:50 2006
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off dled -c dled
Info: Found 2 design units, including 1 entities, in source file scan_led.vhd
    Info: Found design unit 1: scan_led-one
    Info: Found entity 1: scan_led
Info: Found 1 design units, including 1 entities, in source file dled.bdf
    Info: Found entity 1: dled
Info: Elaborating entity "dled" for the top level hierarchy
Info: Elaborating entity "scan_led" for hierarchy "scan_led:inst1"
Info: Using design file int_div.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project
    Info: Found design unit 1: int_div-Devider
    Info: Found entity 1: int_div
Info: Elaborating entity "int_div" for hierarchy "int_div:inst"
Info: Using design file CONSTANT_3V8.vhd, which is not specified as a design file for the current project, but contains definitions for 4 design units and 2 entities in project
    Info: Found design unit 1: CONSTANT_3V8_lpm_constant_3v8-RTL
    Info: Found design unit 2: CONSTANT_3V8-RTL
    Info: Found entity 1: CONSTANT_3V8_lpm_constant_3v8
    Info: Found entity 2: CONSTANT_3V8
Info: Elaborating entity "CONSTANT_3V8" for hierarchy "CONSTANT_3V8:inst4"
Info: Elaborating entity "CONSTANT_3V8_lpm_constant_3v8" for hierarchy "CONSTANT_3V8:inst4|CONSTANT_3V8_lpm_constant_3v8:CONSTANT_3V8_lpm_constant_3v8_component"
Info: Duplicate registers merged to single register
    Info: Duplicate register "scan_led:inst1|dig_r[0]" merged to single register "scan_led:inst1|disp_dat[3]", power-up level changed
Info: Duplicate registers merged to single register
    Info: Duplicate register "scan_led:inst1|count[0]" merged to single register "scan_led:inst1|disp_dat[0]"
Warning: Output pins are stuck at VCC or GND
    Warning: Pin "seg[7]" stuck at VCC
Info: Implemented 82 device resources after synthesis - the final resource count might be different
    Info: Implemented 1 input pins
    Info: Implemented 16 output pins
    Info: Implemented 65 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 2 warnings
    Info: Processing ended: Fri Sep 15 16:35:52 2006
    Info: Elapsed time: 00:00:02


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -