📄 system_top.par
字号:
Release 8.1i par I.24Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.LEGEND-FA24562F:: Sun Aug 13 10:32:15 2006par -w -intstyle ise -ol std -t 1 system_top_map.ncd system_top.ncd
system_top.pcf Constraints file: system_top.pcf.Loading device for application Rf_Device from file '3s400.nph' in environment C:\Xilinx. "system_top" is an NCD, version 3.1, device xc3s400, package pq208, speed -4Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
internal clocks in this design. The PAR timing summary will list the performance achieved for each clock. Note: For
the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high". For a
balance between the fastest runtime and best performance, set the effort level to "med".Device speed data version: "PRODUCTION 1.37 2005-11-04".Device Utilization Summary: Number of BUFGMUXs 1 out of 8 12% Number of External IOBs 19 out of 141 13% Number of LOCed IOBs 19 out of 19 100% Number of RAMB16s 1 out of 16 6% Number of Slices 212 out of 3584 5% Number of SLICEMs 36 out of 1792 2%Overall effort level (-ol): Standard Placer effort level (-pl): High Placer cost table entry (-t): 1Router effort level (-rl): Standard Starting PlacerPhase 1.1Phase 1.1 (Checksum:98a080) REAL time: 6 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 6 secs Phase 3.2.Phase 3.2 (Checksum:1c9c37d) REAL time: 11 secs Phase 4.8...............................................................................................................................................Phase 4.8 (Checksum:b1918f) REAL time: 14 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 14 secs Phase 6.18Phase 6.18 (Checksum:39386fa) REAL time: 18 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 18 secs Writing design to file system_top.ncdTotal REAL time to Placer completion: 19 secs Total CPU time to Placer completion: 17 secs Starting RouterPhase 1: 1685 unrouted; REAL time: 19 secs Phase 2: 1545 unrouted; REAL time: 20 secs Phase 3: 532 unrouted; REAL time: 20 secs Phase 4: 532 unrouted; (180615) REAL time: 20 secs Phase 5: 542 unrouted; (0) REAL time: 21 secs Phase 6: 0 unrouted; (383) REAL time: 23 secs Phase 7: 0 unrouted; (383) REAL time: 24 secs Phase 8: 0 unrouted; (78) REAL time: 26 secs Phase 9: 0 unrouted; (74) REAL time: 27 secs Phase 10: 0 unrouted; (74) REAL time: 27 secs Total REAL time to Router completion: 27 secs Total CPU time to Router completion: 23 secs Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+| iCLK_BUFGP | BUFGMUX2| No | 129 | 0.040 | 1.054 |+---------------------+--------------+------+------+------------+-------------+* Net Skew is the difference between the minimum and maximum routingonly delays for the net. Note this is different from Clock Skew whichis reported in TRCE timing report. Clock Skew is the difference betweenthe minimum and maximum path delays which includes logic delays. The Delay Summary ReportThe NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0 The AVERAGE CONNECTION DELAY for this design is: 1.206 The MAXIMUM PIN DELAY IS: 4.735 The AVERAGE CONNECTION DELAY on the 10 WORST NETS is: 3.443 Listing Pin Delays by value: (nsec) d < 1.00 < d < 2.00 < d < 3.00 < d < 4.00 < d < 5.00 d >= 5.00 --------- --------- --------- --------- --------- --------- 743 666 256 53 1 0Timing Score: 0Asterisk (*) preceding a constraint indicates it was not met. This may be due to a setup or hold violation.------------------------------------------------------------------------------------------------------ Constraint | Requested | Actual | Logic | Absolute |Number of | | | Levels | Slack |errors ------------------------------------------------------------------------------------------------------ Autotimespec constraint for clock net iCL | N/A | 14.961ns | 9 | N/A | N/A K_BUFGP | | | | | ------------------------------------------------------------------------------------------------------All constraints were met.INFO:Timing:2761 - N/A entries in the Constraints list may indicate that the constraint does not cover any paths or that it has no requested value.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 28 secs Total CPU time to PAR completion: 24 secs Peak Memory Usage: 121 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 0Number of info messages: 1Writing design to file system_top.ncdPAR done!
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -