ex9.data

来自「[VHDL经典设计26例]--在xilinx芯片上调试通过--[01--1位全加」· DATA 代码 · 共 157 行

DATA
157
字号
MODELDATA
MODELDATA_VERSION "v1998.8"
DESIGN "ex9";

/* port drive, load, max capacitance and max transition in data file */
PORTDATA
clk: MAXTRANS(0.0);
d<1>: MAXTRANS(0.0);
d<0>: MAXTRANS(0.0);
d<2>: MAXTRANS(0.0);
d<3>: MAXTRANS(0.0);
d<4>: MAXTRANS(0.0);
d<5>: MAXTRANS(0.0);
d<6>: MAXTRANS(0.0);
d<7>: MAXTRANS(0.0);
pfull: MAXTRANS(0.0);
fout: MAXTRANS(0.0);
ENDPORTDATA

/* timing arc data */
TIMINGDATA

ARCDATA
clk_pfull_delay:
CELL_RISE(scalar) {
  VALUES("4.5");
}
CELL_FALL(scalar) {
  VALUES("4.5");
}
ENDARCDATA

ARCDATA
clk_fout_delay:
CELL_RISE(scalar) {
  VALUES("12");
}
CELL_FALL(scalar) {
  VALUES("12");
}
ENDARCDATA

ARCDATA
d<0>_clk_setup:
CONSTRAINT(scalar) {
  VALUES("6");
}
ENDARCDATA

ARCDATA
d<1>_clk_setup:
CONSTRAINT(scalar) {
  VALUES("6");
}
ENDARCDATA

ARCDATA
d<2>_clk_setup:
CONSTRAINT(scalar) {
  VALUES("6");
}
ENDARCDATA

ARCDATA
d<3>_clk_setup:
CONSTRAINT(scalar) {
  VALUES("6");
}
ENDARCDATA

ARCDATA
d<4>_clk_setup:
CONSTRAINT(scalar) {
  VALUES("6");
}
ENDARCDATA

ARCDATA
d<5>_clk_setup:
CONSTRAINT(scalar) {
  VALUES("6");
}
ENDARCDATA

ARCDATA
d<6>_clk_setup:
CONSTRAINT(scalar) {
  VALUES("6");
}
ENDARCDATA

ARCDATA
d<7>_clk_setup:
CONSTRAINT(scalar) {
  VALUES("6");
}
ENDARCDATA

ARCDATA
d<0>_clk_hold:
CONSTRAINT(scalar) {
  VALUES("-1.5");
}
ENDARCDATA

ARCDATA
d<1>_clk_hold:
CONSTRAINT(scalar) {
  VALUES("-1.5");
}
ENDARCDATA

ARCDATA
d<2>_clk_hold:
CONSTRAINT(scalar) {
  VALUES("-1.5");
}
ENDARCDATA

ARCDATA
d<3>_clk_hold:
CONSTRAINT(scalar) {
  VALUES("-1.5");
}
ENDARCDATA

ARCDATA
d<4>_clk_hold:
CONSTRAINT(scalar) {
  VALUES("-1.5");
}
ENDARCDATA

ARCDATA
d<5>_clk_hold:
CONSTRAINT(scalar) {
  VALUES("-1.5");
}
ENDARCDATA

ARCDATA
d<6>_clk_hold:
CONSTRAINT(scalar) {
  VALUES("-1.5");
}
ENDARCDATA

ARCDATA
d<7>_clk_hold:
CONSTRAINT(scalar) {
  VALUES("-1.5");
}
ENDARCDATA

ENDTIMINGDATA
ENDMODELDATA

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?