ex11_6.rpt

来自「[VHDL经典设计26例]--在xilinx芯片上调试通过--[01--1位全加」· RPT 代码 · 共 518 行 · 第 1/2 页

RPT
518
字号
 
cpldfit:  version E.38                              Xilinx Inc.
                                  Fitter Report
Design Name: ex11_6                              Date:  3-18-2008,  9:04AM
Device Used: XC9572-7-PC84
Fitting Status: Successful

****************************  Resource Summary  ****************************

Macrocells     Product Terms    Registers      Pins           Function Block 
Used           Used             Used           Used           Inputs Used    
36 /72  ( 50%) 58  /360  ( 16%) 4  /72  (  5%) 33 /69  ( 47%) 16 /144 ( 11%)

PIN RESOURCES:

Signal Type    Required     Mapped  |  Pin Type            Used   Remaining 
------------------------------------|---------------------------------------
Input         :    0           0    |  I/O              :    30       33
Output        :   32          32    |  GCK/IO           :     1        2
Bidirectional :    0           0    |  GTS/IO           :     2        0
GCK           :    1           1    |  GSR/IO           :     0        1
GTS           :    0           0    |
GSR           :    0           0    |
                 ----        ----
        Total     33          33

MACROCELL RESOURCES:

Total Macrocells Available                    72
Registered Macrocells                          4
Non-registered Macrocell driving I/O          32

GLOBAL RESOURCES:

Signal 'clk' mapped onto global clock net GCK2.
Global output enable net(s) unused.
Global set/reset net(s) unused.

POWER DATA:

There are 36 macrocells in high performance mode (MCHP).
There are 0 macrocells in low power mode (MCLP).
There are a total of 36 macrocells used (MC).

End of Resource Summary
***************Resources Used by Successfully Mapped Logic******************

** LOGIC **
Signal              Total   Signals Loc     Pwr  Slew Pin  Pin       Pin
Name                Pt      Used            Mode Rate #    Type      Use
cnt<0>              1       1       FB1_17  STD       15   I/O       (b)
cnt<1>              1       1       FB1_15  STD       14   I/O       (b)
cnt<2>              1       2       FB1_14  STD       12   GCK/I/O   (b)
cnt<3>              1       3       FB1_12  STD       18   I/O       (b)
col<0>              0       0       FB1_13  STD  FAST 20   I/O       O
col<10>             3       4       FB4_5   STD  FAST 47   I/O       O
col<11>             3       4       FB4_8   STD  FAST 48   I/O       O
col<12>             2       4       FB4_3   STD  FAST 51   I/O       O
col<13>             3       4       FB4_11  STD  FAST 53   I/O       O
col<14>             1       4       FB4_7   STD  FAST 55   I/O       O
col<15>             1       4       FB4_10  STD  FAST 57   I/O       O
col<1>              1       4       FB1_16  STD  FAST 23   I/O       O
col<2>              3       4       FB1_18  STD  FAST 24   I/O       O
col<3>              3       4       FB3_1   STD  FAST 25   I/O       O
col<4>              3       4       FB3_9   STD  FAST 26   I/O       O
col<5>              3       4       FB3_3   STD  FAST 31   I/O       O
col<6>              3       4       FB3_6   STD  FAST 34   I/O       O
col<7>              3       4       FB3_4   STD  FAST 32   I/O       O
col<8>              2       4       FB3_16  STD  FAST 45   I/O       O
col<9>              4       4       FB4_1   STD  FAST 46   I/O       O
row<0>              1       4       FB4_14  STD  FAST 56   I/O       O
row<10>             1       4       FB2_4   STD  FAST 68   I/O       O
row<11>             1       4       FB2_6   STD  FAST 71   I/O       O
row<12>             1       4       FB2_5   STD  FAST 70   I/O       O
row<13>             1       4       FB2_8   STD  FAST 72   I/O       O
row<14>             1       4       FB2_7   STD  FAST 76   GTS/I/O   O
row<15>             1       4       FB2_11  STD  FAST 77   GTS/I/O   O
row<1>              1       4       FB4_4   STD  FAST 52   I/O       O
row<2>              1       4       FB4_12  STD  FAST 58   I/O       O
row<3>              1       4       FB4_13  STD  FAST 61   I/O       O
row<4>              1       4       FB2_1   STD  FAST 63   I/O       O
row<5>              1       4       FB4_16  STD  FAST 62   I/O       O
row<6>              1       4       FB4_15  STD  FAST 65   I/O       O
row<7>              1       4       FB2_3   STD  FAST 67   I/O       O
row<8>              1       4       FB4_17  STD  FAST 66   I/O       O
row<9>              1       4       FB2_2   STD  FAST 69   I/O       O

** INPUTS **
Signal                              Loc               Pin  Pin       Pin
Name                                                  #    Type      Use
clk                                 FB1_11            10   GCK/I/O   GCK

End of Resources Used by Successfully Mapped Logic

*********************Function Block Resource Summary***********************
Function    # of        FB Inputs   Signals     Total       O/IO      IO    
Block       Macrocells  Used        Used        Pt Used     Req       Avail 
FB1           7           4           4            8         3/0       18   
FB2           9           4           4            9         9/0       17   
FB3           6           4           4           17         6/0       17   
FB4          14           4           4           24        14/0       17   
            ----                                -----       -----     ----- 
             36                                   58        32/0       69   
*********************************** FB1 ***********************************
Number of function block inputs used/remaining:               4/32
Number of signals used by logic mapping into function block:  4
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB1_1         4     I/O     
(unused)              0       0     0   5     FB1_2         1     I/O     
(unused)              0       0     0   5     FB1_3         6     I/O     
(unused)              0       0     0   5     FB1_4         7     I/O     
(unused)              0       0     0   5     FB1_5         2     I/O     
(unused)              0       0     0   5     FB1_6         3     I/O     
(unused)              0       0     0   5     FB1_7         11    I/O     
(unused)              0       0     0   5     FB1_8         5     I/O     
(unused)              0       0     0   5     FB1_9         9     GCK/I/O 
(unused)              0       0     0   5     FB1_10        13    I/O     
(unused)              0       0     0   5     FB1_11        10    GCK/I/O GCK
cnt<3>                1       0     0   4     FB1_12  STD   18    I/O     (b)
col<0>                0       0     0   5     FB1_13  STD   20    I/O     O
cnt<2>                1       0     0   4     FB1_14  STD   12    GCK/I/O (b)
cnt<1>                1       0     0   4     FB1_15  STD   14    I/O     (b)
col<1>                1       0     0   4     FB1_16  STD   23    I/O     O
cnt<0>                1       0     0   4     FB1_17  STD   15    I/O     (b)
col<2>                3       0     0   2     FB1_18  STD   24    I/O     O

Signals Used by Logic in Function Block
  1: "cnt<0>.FBK".LFBK  3: "cnt<2>.FBK".LFBK  4: "cnt<3>.FBK".LFBK 
  2: "cnt<1>.FBK".LFBK

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
cnt<3>               XXX..................................... 3       3
col<0>               ........................................ 0       0
cnt<2>               XX...................................... 2       2
cnt<1>               X....................................... 1       1
col<1>               XXXX.................................... 4       4
cnt<0>               X....................................... 1       1
col<2>               XXXX.................................... 4       4
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input            GCK/FCLK - Global clock
               O  - Output           GTS/FOE  - Global 3state/output-enable
              (b) - Buried macrocell
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB2 ***********************************
Number of function block inputs used/remaining:               4/32
Number of signals used by logic mapping into function block:  4
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
row<4>                1       0     0   4     FB2_1   STD   63    I/O     O
row<9>                1       0     0   4     FB2_2   STD   69    I/O     O
row<7>                1       0     0   4     FB2_3   STD   67    I/O     O
row<10>               1       0     0   4     FB2_4   STD   68    I/O     O
row<12>               1       0     0   4     FB2_5   STD   70    I/O     O
row<11>               1       0     0   4     FB2_6   STD   71    I/O     O
row<14>               1       0     0   4     FB2_7   STD   76    GTS/I/O O
row<13>               1       0     0   4     FB2_8   STD   72    I/O     O
(unused)              0       0     0   5     FB2_9         74    GSR/I/O 
(unused)              0       0     0   5     FB2_10        75    I/O     
row<15>               1       0     0   4     FB2_11  STD   77    GTS/I/O O
(unused)              0       0     0   5     FB2_12        79    I/O     
(unused)              0       0     0   5     FB2_13        80    I/O     
(unused)              0       0     0   5     FB2_14        81    I/O     
(unused)              0       0     0   5     FB2_15        83    I/O     
(unused)              0       0     0   5     FB2_16        82    I/O     
(unused)              0       0     0   5     FB2_17        84    I/O     
(unused)              0       0     0   5     FB2_18              (b)     

Signals Used by Logic in Function Block
  1: "cnt<0>"           3: "cnt<2>"           4: "cnt<3>" 
  2: "cnt<1>"         

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
row<4>               XXXX.................................... 4       4
row<9>               XXXX.................................... 4       4
row<7>               XXXX.................................... 4       4
row<10>              XXXX.................................... 4       4
row<12>              XXXX.................................... 4       4
row<11>              XXXX.................................... 4       4
row<14>              XXXX.................................... 4       4
row<13>              XXXX.................................... 4       4
row<15>              XXXX.................................... 4       4
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input            GCK/FCLK - Global clock
               O  - Output           GTS/FOE  - Global 3state/output-enable
              (b) - Buried macrocell
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB3 ***********************************
Number of function block inputs used/remaining:               4/32
Number of signals used by logic mapping into function block:  4
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
col<3>                3       0     0   2     FB3_1   STD   25    I/O     O
(unused)              0       0     0   5     FB3_2         17    I/O     
col<5>                3       0     0   2     FB3_3   STD   31    I/O     O
col<7>                3       0     0   2     FB3_4   STD   32    I/O     O
(unused)              0       0     0   5     FB3_5         19    I/O     
col<6>                3       0     0   2     FB3_6   STD   34    I/O     O
(unused)              0       0     0   5     FB3_7         35    I/O     
(unused)              0       0     0   5     FB3_8         21    I/O     
col<4>                3       0     0   2     FB3_9   STD   26    I/O     O
(unused)              0       0     0   5     FB3_10        40    I/O     
(unused)              0       0     0   5     FB3_11        33    I/O     
(unused)              0       0     0   5     FB3_12        41    I/O     
(unused)              0       0     0   5     FB3_13        43    I/O     
(unused)              0       0     0   5     FB3_14        36    I/O     
(unused)              0       0     0   5     FB3_15        37    I/O     
col<8>                2       0     0   3     FB3_16  STD   45    I/O     O
(unused)              0       0     0   5     FB3_17        39    I/O     
(unused)              0       0     0   5     FB3_18              (b)     

Signals Used by Logic in Function Block
  1: "cnt<0>"           3: "cnt<2>"           4: "cnt<3>" 
  2: "cnt<1>"         

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
col<3>               XXXX.................................... 4       4
col<5>               XXXX.................................... 4       4
col<7>               XXXX.................................... 4       4
col<6>               XXXX.................................... 4       4
col<4>               XXXX.................................... 4       4
col<8>               XXXX.................................... 4       4
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input            GCK/FCLK - Global clock
               O  - Output           GTS/FOE  - Global 3state/output-enable

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?