ex12.mod
来自「[VHDL经典设计26例]--在xilinx芯片上调试通过--[01--1位全加」· MOD 代码 · 共 46 行
MOD
46 行
MODEL
MODEL_VERSION "v1998.8";
DESIGN "ex12";
/* port names and type */
INPUT S:PIN36 = clk;
INPUT S:PIN35 = clr;
INPUT S:PIN33 = din;
INPUT S:PIN23 = d<1>;
INPUT S:PIN24 = d<2>;
INPUT S:PIN31 = d<5>;
INPUT S:PIN34 = d<6>;
INPUT S:PIN25 = d<3>;
INPUT S:PIN32 = d<7>;
INPUT S:PIN26 = d<4>;
INPUT S:PIN20 = d<0>;
OUTPUT S:PIN58 = err<2>;
OUTPUT S:PIN56 = err<0>;
OUTPUT S:PIN61 = err<3>;
OUTPUT S:PIN52 = err<1>;
/* timing arc definitions */
clk_err<2>_delay: DELAY clk err<2>;
/* timing check arc definitions */
d<0>_clk_setup: SETUP(POSEDGE) d<0> clk;
d<1>_clk_setup: SETUP(POSEDGE) d<1> clk;
d<2>_clk_setup: SETUP(POSEDGE) d<2> clk;
d<3>_clk_setup: SETUP(POSEDGE) d<3> clk;
d<4>_clk_setup: SETUP(POSEDGE) d<4> clk;
d<5>_clk_setup: SETUP(POSEDGE) d<5> clk;
d<6>_clk_setup: SETUP(POSEDGE) d<6> clk;
d<7>_clk_setup: SETUP(POSEDGE) d<7> clk;
din_clk_setup: SETUP(POSEDGE) din clk;
d<0>_clk_hold: HOLD(POSEDGE) d<0> clk;
d<1>_clk_hold: HOLD(POSEDGE) d<1> clk;
d<2>_clk_hold: HOLD(POSEDGE) d<2> clk;
d<3>_clk_hold: HOLD(POSEDGE) d<3> clk;
d<4>_clk_hold: HOLD(POSEDGE) d<4> clk;
d<5>_clk_hold: HOLD(POSEDGE) d<5> clk;
d<6>_clk_hold: HOLD(POSEDGE) d<6> clk;
d<7>_clk_hold: HOLD(POSEDGE) d<7> clk;
din_clk_hold: HOLD(POSEDGE) din clk;
ENDMODEL
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?