ex7.rpt

来自「[VHDL经典设计26例]--在xilinx芯片上调试通过--[01--1位全加」· RPT 代码 · 共 383 行 · 第 1/2 页

RPT
383
字号
 
cpldfit:  version E.38                              Xilinx Inc.
                                  Fitter Report
Design Name: ex7                                 Date:  3-12-2008,  9:00AM
Device Used: XC9572-7-PC84
Fitting Status: Successful

****************************  Resource Summary  ****************************

Macrocells     Product Terms    Registers      Pins           Function Block 
Used           Used             Used           Used           Inputs Used    
12 /72  ( 16%) 20  /360  (  5%) 0  /72  (  0%) 13 /69  ( 18%) 13 /144 (  9%)

PIN RESOURCES:

Signal Type    Required     Mapped  |  Pin Type            Used   Remaining 
------------------------------------|---------------------------------------
Input         :    9           9    |  I/O              :    13       50
Output        :    4           4    |  GCK/IO           :     0        3
Bidirectional :    0           0    |  GTS/IO           :     0        2
GCK           :    0           0    |  GSR/IO           :     0        1
GTS           :    0           0    |
GSR           :    0           0    |
                 ----        ----
        Total     13          13

MACROCELL RESOURCES:

Total Macrocells Available                    72
Registered Macrocells                          0
Non-registered Macrocell driving I/O           4

GLOBAL RESOURCES:

Global clock net(s) unused.
Global output enable net(s) unused.
Global set/reset net(s) unused.

POWER DATA:

There are 12 macrocells in high performance mode (MCHP).
There are 0 macrocells in low power mode (MCLP).
There are a total of 12 macrocells used (MC).

End of Resource Summary
***************Resources Used by Successfully Mapped Logic******************

** LOGIC **
Signal              Total   Signals Loc     Pwr  Slew Pin  Pin       Pin
Name                Pt      Used            Mode Rate #    Type      Use
N_q<0>$WA0          2       2       FB4_18  STD            (b)       (b)
N_q<0>$WA1          2       2       FB4_17  STD       66   I/O       (b)
N_q<1>$WA0          2       2       FB4_16  STD       62   I/O       (b)
N_q<1>$WA1          2       2       FB4_15  STD       65   I/O       (b)
N_q<2>$WA0          2       2       FB4_11  STD       53   I/O       (b)
N_q<2>$WA1          2       2       FB4_10  STD       57   I/O       (b)
N_q<3>$WA0          2       2       FB4_9   STD       50   I/O       (b)
N_q<3>$WA1          2       2       FB4_8   STD       48   I/O       (b)
q<0>                1       3       FB4_14  STD  FAST 56   I/O       O
q<1>                1       3       FB4_4   STD  FAST 52   I/O       O
q<2>                1       3       FB4_12  STD  FAST 58   I/O       O
q<3>                1       3       FB4_13  STD  FAST 61   I/O       O

** INPUTS **
Signal                              Loc               Pin  Pin       Pin
Name                                                  #    Type      Use
ain<0>                              FB1_13            20   I/O       I
ain<1>                              FB1_16            23   I/O       I
ain<2>                              FB1_18            24   I/O       I
ain<3>                              FB3_1             25   I/O       I
bin<0>                              FB3_9             26   I/O       I
bin<1>                              FB3_3             31   I/O       I
bin<2>                              FB3_6             34   I/O       I
bin<3>                              FB3_4             32   I/O       I
sel                                 FB3_14            36   I/O       I

End of Resources Used by Successfully Mapped Logic

*********************Function Block Resource Summary***********************
Function    # of        FB Inputs   Signals     Total       O/IO      IO    
Block       Macrocells  Used        Used        Pt Used     Req       Avail 
FB1           0           0           0            0         0/0       18   
FB2           0           0           0            0         0/0       17   
FB3           0           0           0            0         0/0       17   
FB4          12          13          21           20         4/0       17   
            ----                                -----       -----     ----- 
             12                                   20         4/0       69   
*********************************** FB1 ***********************************
Number of function block inputs used/remaining:               0/36
Number of signals used by logic mapping into function block:  0
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB1_1         4     I/O     
(unused)              0       0     0   5     FB1_2         1     I/O     
(unused)              0       0     0   5     FB1_3         6     I/O     
(unused)              0       0     0   5     FB1_4         7     I/O     
(unused)              0       0     0   5     FB1_5         2     I/O     
(unused)              0       0     0   5     FB1_6         3     I/O     
(unused)              0       0     0   5     FB1_7         11    I/O     
(unused)              0       0     0   5     FB1_8         5     I/O     
(unused)              0       0     0   5     FB1_9         9     GCK/I/O 
(unused)              0       0     0   5     FB1_10        13    I/O     
(unused)              0       0     0   5     FB1_11        10    GCK/I/O 
(unused)              0       0     0   5     FB1_12        18    I/O     
(unused)              0       0     0   5     FB1_13        20    I/O     I
(unused)              0       0     0   5     FB1_14        12    GCK/I/O 
(unused)              0       0     0   5     FB1_15        14    I/O     
(unused)              0       0     0   5     FB1_16        23    I/O     I
(unused)              0       0     0   5     FB1_17        15    I/O     
(unused)              0       0     0   5     FB1_18        24    I/O     I
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input            GCK/FCLK - Global clock
               O  - Output           GTS/FOE  - Global 3state/output-enable
              (b) - Buried macrocell
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB2 ***********************************
Number of function block inputs used/remaining:               0/36
Number of signals used by logic mapping into function block:  0
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB2_1         63    I/O     
(unused)              0       0     0   5     FB2_2         69    I/O     
(unused)              0       0     0   5     FB2_3         67    I/O     
(unused)              0       0     0   5     FB2_4         68    I/O     
(unused)              0       0     0   5     FB2_5         70    I/O     
(unused)              0       0     0   5     FB2_6         71    I/O     
(unused)              0       0     0   5     FB2_7         76    GTS/I/O 
(unused)              0       0     0   5     FB2_8         72    I/O     
(unused)              0       0     0   5     FB2_9         74    GSR/I/O 
(unused)              0       0     0   5     FB2_10        75    I/O     
(unused)              0       0     0   5     FB2_11        77    GTS/I/O 
(unused)              0       0     0   5     FB2_12        79    I/O     
(unused)              0       0     0   5     FB2_13        80    I/O     
(unused)              0       0     0   5     FB2_14        81    I/O     
(unused)              0       0     0   5     FB2_15        83    I/O     
(unused)              0       0     0   5     FB2_16        82    I/O     
(unused)              0       0     0   5     FB2_17        84    I/O     
(unused)              0       0     0   5     FB2_18              (b)     
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input            GCK/FCLK - Global clock
               O  - Output           GTS/FOE  - Global 3state/output-enable
              (b) - Buried macrocell
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB3 ***********************************
Number of function block inputs used/remaining:               0/36
Number of signals used by logic mapping into function block:  0
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB3_1         25    I/O     I
(unused)              0       0     0   5     FB3_2         17    I/O     
(unused)              0       0     0   5     FB3_3         31    I/O     I
(unused)              0       0     0   5     FB3_4         32    I/O     I
(unused)              0       0     0   5     FB3_5         19    I/O     
(unused)              0       0     0   5     FB3_6         34    I/O     I
(unused)              0       0     0   5     FB3_7         35    I/O     
(unused)              0       0     0   5     FB3_8         21    I/O     
(unused)              0       0     0   5     FB3_9         26    I/O     I
(unused)              0       0     0   5     FB3_10        40    I/O     
(unused)              0       0     0   5     FB3_11        33    I/O     
(unused)              0       0     0   5     FB3_12        41    I/O     
(unused)              0       0     0   5     FB3_13        43    I/O     
(unused)              0       0     0   5     FB3_14        36    I/O     I
(unused)              0       0     0   5     FB3_15        37    I/O     
(unused)              0       0     0   5     FB3_16        45    I/O     
(unused)              0       0     0   5     FB3_17        39    I/O     
(unused)              0       0     0   5     FB3_18              (b)     
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?