ex8.rpt

来自「[VHDL经典设计26例]--在xilinx芯片上调试通过--[01--1位全加」· RPT 代码 · 共 355 行 · 第 1/2 页

RPT
355
字号
(unused)              0       0     0   5     FB3_16        45    I/O     
(unused)              0       0     0   5     FB3_17        39    I/O     
(unused)              0       0     0   5     FB3_18              (b)     
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input            GCK/FCLK - Global clock
               O  - Output           GTS/FOE  - Global 3state/output-enable
              (b) - Buried macrocell
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB4 ***********************************
Number of function block inputs used/remaining:               6/30
Number of signals used by logic mapping into function block:  6
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB4_1         46    I/O     
(unused)              0       0     0   5     FB4_2         44    I/O     
(unused)              0       0     0   5     FB4_3         51    I/O     
outy<1>               3       0     0   2     FB4_4   STD   52    I/O     I/O
(unused)              0       0     0   5     FB4_5         47    I/O     
(unused)              0       0     0   5     FB4_6         54    I/O     
(unused)              0       0     0   5     FB4_7         55    I/O     
(unused)              0       0     0   5     FB4_8         48    I/O     
(unused)              0       0     0   5     FB4_9         50    I/O     
(unused)              0       0     0   5     FB4_10        57    I/O     
(unused)              0       0     0   5     FB4_11        53    I/O     
outy<2>               3       0     0   2     FB4_12  STD   58    I/O     I/O
outy<3>               3       0     0   2     FB4_13  STD   61    I/O     I/O
outy<0>               3       0     0   2     FB4_14  STD   56    I/O     I/O
(unused)              0       0     0   5     FB4_15        65    I/O     
(unused)              0       0     0   5     FB4_16        62    I/O     
(unused)              0       0     0   5     FB4_17        66    I/O     
(unused)              0       0     0   5     FB4_18              (b)     

Signals Used by Logic in Function Block
  1: clk                3: "N_outy<0>.FBK".LFBK 
                                              5: "N_outy<2>.FBK".LFBK 
  2: ena                4: "N_outy<1>.FBK".LFBK 
                                              6: rst 

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
outy<1>              XXX..X.................................. 4       4
outy<2>              XXXX.X.................................. 5       5
outy<3>              XXXXXX.................................. 6       6
outy<0>              XX...X.................................. 3       3
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input            GCK/FCLK - Global clock
               O  - Output           GTS/FOE  - Global 3state/output-enable
              (b) - Buried macrocell
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
;;-----------------------------------------------------------------;;
; Implemented Equations.

 cout  =  "outy<0>".PIN * "outy<1>".PIN * "outy<2>".PIN * 
	"outy<3>".PIN    

 "outy<0>".T  =  ena
    "outy<0>".CLKF  =  clk
    "outy<0>".RSTF  =  rst
    "outy<0>".PRLD  =  GND    

 "outy<1>".T  =  ena * "N_outy<0>.FBK".LFBK
    "outy<1>".CLKF  =  clk
    "outy<1>".RSTF  =  rst
    "outy<1>".PRLD  =  GND    

 "outy<2>".T  =  ena * "N_outy<0>.FBK".LFBK * 
	"N_outy<1>.FBK".LFBK
    "outy<2>".CLKF  =  clk
    "outy<2>".RSTF  =  rst
    "outy<2>".PRLD  =  GND    

 "outy<3>".T  =  ena * "N_outy<0>.FBK".LFBK * 
	"N_outy<1>.FBK".LFBK * "N_outy<2>.FBK".LFBK
    "outy<3>".CLKF  =  clk
    "outy<3>".RSTF  =  rst
    "outy<3>".PRLD  =  GND    

****************************  Device Pin Out ****************************

Device : XC9572-7-PC84


      T  T  T  G  T  T  T  T  T  T  T  T  T  T  T  T  T  V  T  T  T  
      I  I  I  N  I  I  I  I  I  I  I  I  I  I  I  I  I  C  I  I  I  
      E  E  E  D  E  E  E  E  E  E  E  E  E  E  E  E  E  C  E  E  E  
      --------------------------------------------------------------  
     /11 10 9  8  7  6  5  4  3  2  1  84 83 82 81 80 79 78 77 76 75 \
TIE | 12                                                          74 | TIE
TIE | 13                                                          73 | VCC
TIE | 14                                                          72 | TIE
TIE | 15                                                          71 | TIE
GND | 16                                                          70 | TIE
TIE | 17                                                          69 | TIE
TIE | 18                                                          68 | TIE
TIE | 19                                                          67 | TIE
rst | 20                                                          66 | TIE
TIE | 21                        XC9572-7-PC84                     65 | TIE
VCC | 22                                                          64 | VCC
ena | 23                                                          63 | cout
clk | 24                                                          62 | TIE
TIE | 25                                                          61 | outy<3>
TIE | 26                                                          60 | GND
GND | 27                                                          59 | TDO
TDI | 28                                                          58 | outy<2>
TMS | 29                                                          57 | TIE
TCK | 30                                                          56 | outy<0>
TIE | 31                                                          55 | TIE
TIE | 32                                                          54 | TIE
    \ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 /
      --------------------------------------------------------------  
      T  T  T  T  T  V  T  T  T  G  T  T  T  T  T  T  G  T  T  o  T  
      I  I  I  I  I  C  I  I  I  N  I  I  I  I  I  I  N  I  I  u  I  
      E  E  E  E  E  C  E  E  E  D  E  E  E  E  E  E  D  E  E  t  E  
                                                               y     
                                                               <     
                                                               1     
                                                               >     


Legend :  NC  = Not Connected, unbonded pin
         TIE  = Tie pin to GND or board trace driven to valid logic level
         VCC  = Dedicated Power Pin
         GND  = Dedicated Ground Pin
         TDI  = Test Data In, JTAG pin
         TDO  = Test Data Out, JTAG pin
         TCK  = Test Clock, JTAG pin
         TMS  = Test Mode Select, JTAG pin
         PE   = Port Enable pin
  PROHIBITED  = User reserved pin
****************************  Compiler Options  ****************************

Following is a list of all global compiler options used by the fitter run.

Device(s) Specified                         : XC9572-7-PC84
Use Timing Constraints                      : ON
Use Design Location Constraints             : ON
Create Programmable Ground Pins             : OFF
Use Advanced Fitting                        : ON
Use Local Feedback                          : ON
Use Pin Feedback                            : ON
Default Power Setting                       : STD
Default Output Slew Rate                    : FAST
Guide File Used                             : NONE
Multi Level Logic Optimization              : ON
Timing Optimization                         : ON
Power/Slew Optimization                     : OFF
High Fitting Effort                         : ON
Automatic Wire-ANDing                       : ON
Xor Synthesis                               : ON
D/T Synthesis                               : ON
Use Boolean Minimization                    : ON
Global Clock(GCK) Optimization              : ON
Global Set/Reset(GSR) Optimization          : ON
Global Output Enable(GTS) Optimization      : ON
Collapsing pterm limit                      : 25
Collapsing input limit                      : 36

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?