fsm_moore.tan.summary
来自「有关VHDL的Moore状态机程序」· SUMMARY 代码 · 共 57 行
SUMMARY
57 行
--------------------------------------------------------------------------------------
Timing Analyzer Summary
--------------------------------------------------------------------------------------
Type : Worst-case tsu
Slack : N/A
Required Time : None
Actual Time : 3.781 ns
From : B
To : sreg.a00
From Clock :
To Clock : clk
Failed Paths : 0
Type : Worst-case tco
Slack : N/A
Required Time : None
Actual Time : 7.592 ns
From : sreg.a00
To : Z
From Clock : clk
To Clock :
Failed Paths : 0
Type : Worst-case th
Slack : N/A
Required Time : None
Actual Time : -3.428 ns
From : B
To : sreg.a0
From Clock :
To Clock : clk
Failed Paths : 0
Type : Clock Setup: 'clk'
Slack : N/A
Required Time : None
Actual Time : Restricted to 275.03 MHz ( period = 3.636 ns )
From : sreg.a11
To : sreg.a00
From Clock : clk
To Clock : clk
Failed Paths : 0
Type : Total number of failed paths
Slack :
Required Time :
Actual Time :
From :
To :
From Clock :
To Clock :
Failed Paths : 0
--------------------------------------------------------------------------------------
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?