📄 fsm_moore.fit.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus II " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 148 04/26/2005 SJ Full Version " "Info: Version 5.0 Build 148 04/26/2005 SJ Full Version" { } { } 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon Jun 26 14:25:07 2006 " "Info: Processing started: Mon Jun 26 14:25:07 2006" { } { } 0} } { } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off FSM_Moore -c FSM_Moore " "Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off FSM_Moore -c FSM_Moore" { } { } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "FSM_Moore EP1C6F256C8 " "Info: Selected device EP1C6F256C8 for design \"FSM_Moore\"" { } { } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1C12F256C8 " "Info: Device EP1C12F256C8 is compatible" { } { } 2} } { } 2}
{ "Info" "IFSAC_FSAC_PINS_MISSING_LOCATION_INFO" "4 4 " "Info: No exact pin location assignment(s) for 4 pins of 4 total pins" { { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "Z " "Info: Pin Z not assigned to an exact location on the device" { } { { "FSM_Moore.vhd" "" { Text "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.vhd" 6 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "Z" } } } } { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" "" { Report "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" Compiler "FSM_Moore" "UNKNOWN" "V1" "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore.quartus_db" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/" "" "" { Z } "NODE_NAME" } "" } } { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.fld" "" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.fld" "" "" { Z } "NODE_NAME" } } } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "B " "Info: Pin B not assigned to an exact location on the device" { } { { "FSM_Moore.vhd" "" { Text "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.vhd" 5 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "B" } } } } { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" "" { Report "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" Compiler "FSM_Moore" "UNKNOWN" "V1" "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore.quartus_db" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/" "" "" { B } "NODE_NAME" } "" } } { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.fld" "" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.fld" "" "" { B } "NODE_NAME" } } } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "A " "Info: Pin A not assigned to an exact location on the device" { } { { "FSM_Moore.vhd" "" { Text "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.vhd" 5 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "A" } } } } { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" "" { Report "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" Compiler "FSM_Moore" "UNKNOWN" "V1" "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore.quartus_db" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/" "" "" { A } "NODE_NAME" } "" } } { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.fld" "" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.fld" "" "" { A } "NODE_NAME" } } } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "clk " "Info: Pin clk not assigned to an exact location on the device" { } { { "FSM_Moore.vhd" "" { Text "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.vhd" 5 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } } { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" "" { Report "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" Compiler "FSM_Moore" "UNKNOWN" "V1" "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore.quartus_db" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/" "" "" { clk } "NODE_NAME" } "" } } { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.fld" "" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.fld" "" "" { clk } "NODE_NAME" } } } 0} } { } 0}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" { } { } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" { } { } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" { } { } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" { } { } 0} } { } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" { } { } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" { } { } 0}
{ "Info" "IFYGR_FYGR_GLOBAL_LINES_NEEDED_FOR_TORNADO_DQS" "0 " "Info: DQS I/O pins require 0 global routing resources." { } { } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clk Global clock in PIN H1 " "Info: Automatically promoted signal \"clk\" to use Global clock in PIN H1" { } { { "FSM_Moore.vhd" "" { Text "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/FSM_Moore.vhd" 5 -1 0 } } } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" { } { } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_FYGR_REGPACKING_INFO" "" "Info: Starting register packing" { } { } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" { } { } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" { } { } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" { } { } 0}
{ "Info" "IFSAC_FSAC_START_LUT_IO_RAM_PACKING" "" "Info: Moving registers into I/O cells, LUTs, and RAM blocks to improve timing and density" { } { } 0}
{ "Info" "IFSAC_FSAC_FINISH_LUT_IO_RAM_PACKING" "" "Info: Finished moving registers into I/O cells, LUTs, and RAM blocks" { } { } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" { } { } 0}
{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "3 unused 3.30 2 1 0 " "Info: Number of I/O pins in group: 3 (unused VREF, 3.30 VCCIO, 2 input, 1 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "LVTTL. " "Info: I/O standards used: LVTTL." { } { } 0} } { } 0} } { } 0}
{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "Info: I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Info: Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use unused 3 41 " "Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 3 total pin(s) used -- 41 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use unused 0 48 " "Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 48 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use unused 0 45 " "Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 45 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use unused 0 48 " "Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 48 pins available" { } { } 0} } { } 0} } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" { } { } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "1.590 ns register register " "Info: Estimated most critical path is register to register delay of 1.590 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns sreg.a00 1 REG LAB_X1_Y19 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X1_Y19; Fanout = 4; REG Node = 'sreg.a00'" { } { { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" "" { Report "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" Compiler "FSM_Moore" "UNKNOWN" "V1" "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore.quartus_db" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/" "" "" { sreg.a00 } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.150 ns) + CELL(0.590 ns) 0.740 ns Select~125 2 COMB LAB_X1_Y19 1 " "Info: 2: + IC(0.150 ns) + CELL(0.590 ns) = 0.740 ns; Loc. = LAB_X1_Y19; Fanout = 1; COMB Node = 'Select~125'" { } { { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" "" { Report "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" Compiler "FSM_Moore" "UNKNOWN" "V1" "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore.quartus_db" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/" "" "0.740 ns" { sreg.a00 Select~125 } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.372 ns) + CELL(0.478 ns) 1.590 ns sreg.a11 3 REG LAB_X1_Y19 4 " "Info: 3: + IC(0.372 ns) + CELL(0.478 ns) = 1.590 ns; Loc. = LAB_X1_Y19; Fanout = 4; REG Node = 'sreg.a11'" { } { { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" "" { Report "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" Compiler "FSM_Moore" "UNKNOWN" "V1" "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore.quartus_db" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/" "" "0.850 ns" { Select~125 sreg.a11 } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.068 ns 67.17 % " "Info: Total cell delay = 1.068 ns ( 67.17 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.522 ns 32.83 % " "Info: Total interconnect delay = 0.522 ns ( 32.83 % )" { } { } 0} } { { "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" "" { Report "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore_cmp.qrpt" Compiler "FSM_Moore" "UNKNOWN" "V1" "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/db/FSM_Moore.quartus_db" { Floorplan "L:/可编成逻辑设计软件Quartus II/project\[04\]/FSM_Moore/" "" "1.590 ns" { sreg.a00 Select~125 sreg.a11 } "NODE_NAME" } "" } } } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Info: Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" { } { } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" { } { } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" { } { } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Mon Jun 26 14:25:11 2006 " "Info: Processing ended: Mon Jun 26 14:25:11 2006" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:04 " "Info: Elapsed time: 00:00:04" { } { } 0} } { } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -