myfpga.npl

来自「FPGA系统的sram的软仿真设计」· NPL 代码 · 共 26 行

NPL
26
字号
JDF G
// Created by Project Navigator ver 1.0
PROJECT MyFPGA
DESIGN myfpga
DEVFAM spartan2
DEVFAMTIME 0
DEVICE xc2s15
DEVICETIME 0
DEVPKG cs144
DEVPKGTIME 0
DEVSPEED -6
DEVSPEEDTIME 0
DEVTOPLEVELMODULETYPE HDL
TOPLEVELMODULETYPETIME 0
DEVSYNTHESISTOOL XST (VHDL/Verilog)
SYNTHESISTOOLTIME 0
DEVSIMULATOR Other
SIMULATORTIME 0
DEVGENERATEDSIMULATIONMODEL VHDL
GENERATEDSIMULATIONMODELTIME 0
SOURCE my_sram.vhd
[STATUS-ALL]
my_sram.ncdFile=WARNINGS,1180460575
[STRATEGY-LIST]
Normal=True

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?