📄 fft.tan.rpt
字号:
Timing Analyzer report for fft compilation.
Sun Oct 29 21:23:48 2006
Version 3.0 Build 199 06/26/2003 SJ Full Version
Command: quartus_tan --import_settings_files=off --export_settings_files=off fft -c fft --timing_analysis_only
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Flow Summary
3. Flow Settings
4. Flow Elapsed Time
5. Timing Analyzer Settings
6. Timing Analyzer Summary
7. tsu
8. tco
9. tpd
10. th
11. Minimum tco
12. Minimum tpd
13. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2003 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
--------------------------------------------------------------------
; Flow Summary ;
--------------------------------------------------------------------
; Flow Status ; Successful - Sun Oct 29 21:23:46 2006 ;
; Compiler Setting Name ; fft ;
; Top-level Entity Name ; fft ;
; Family ; Stratix ;
; Device ; EP1S10B672C6 ;
; Total logic elements ; 64 / 10,570 ( < 1 % ) ;
; Total pins ; 210 / 345 ( 60 % ) ;
; Total memory bits ; 0 / 920,448 ( 0 % ) ;
; DSP block 9-bit elements ; 4 / 48 ( 8 % ) ;
; Total PLLs ; 0 / 6 ( 0 % ) ;
; Total DLLs ; 0 / 2 ( 0 % ) ;
--------------------------------------------------------------------
-----------------------------------------------
; Flow Settings ;
-----------------------------------------------
; Option ; Setting ;
-----------------------------------------------
; Start date & time ; 10/29/2006 21:22:46 ;
; Main task ; Compilation ;
; Compiler Setting Name ; fft ;
-----------------------------------------------
---------------------------------------
; Flow Elapsed Time ;
---------------------------------------
; Module Name ; Elapsed Time ;
---------------------------------------
; Analysis & Synthesis ; 00:00:02 ;
; Fitter ; 00:00:51 ;
; Assembler ; 00:00:02 ;
; Timing Analyzer ; 00:00:00 ;
; Total ; 00:00:55 ;
---------------------------------------
--------------------------------------------------------------------------------------------------------------------------------------------
; Timing Analyzer Settings ;
--------------------------------------------------------------------------------------------------------------------------------------------
; Assignment File ; Source Name ; Destination Name ; Option ; Setting ;
--------------------------------------------------------------------------------------------------------------------------------------------
; fft.psf ; ; ; Include external delays to/from device pins in fmax calculations ; Off ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -