⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 led.tan.qmsg

📁 以两种结构编写的VHDL驱动LED 已通过调试
💻 QMSG
📖 第 1 页 / 共 4 页
字号:
{ "Info" "ITDB_FULL_TCO_RESULT" "clkq q1\[7\] ledy:u2\|temp\[7\] 20.200 ns register " "Info: tco from clock \"clkq\" to destination pin \"q1\[7\]\" through register \"ledy:u2\|temp\[7\]\" is 20.200 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clkq source 17.000 ns + Longest register " "Info: + Longest clock path from clock \"clkq\" to source register is 17.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 2.500 ns clkq 1 CLK PIN_87 20 " "Info: 1: + IC(0.000 ns) + CELL(2.500 ns) = 2.500 ns; Loc. = PIN_87; Fanout = 20; CLK Node = 'clkq'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "" { clkq } "NODE_NAME" } } { "led.vhd" "" { Text "D:/led/led.vhd" 4 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 5.000 ns ledx:u1\|temp\[9\] 2 REG LC6 13 " "Info: 2: + IC(0.000 ns) + CELL(2.500 ns) = 5.000 ns; Loc. = LC6; Fanout = 13; REG Node = 'ledx:u1\|temp\[9\]'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "2.500 ns" { clkq ledx:u1|temp[9] } "NODE_NAME" } } { "ledx.vhd" "" { Text "D:/led/ledx.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.700 ns) + CELL(4.400 ns) 12.100 ns ledx:u1\|clk~73bal 3 COMB LC40 8 " "Info: 3: + IC(2.700 ns) + CELL(4.400 ns) = 12.100 ns; Loc. = LC40; Fanout = 8; COMB Node = 'ledx:u1\|clk~73bal'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "7.100 ns" { ledx:u1|temp[9] ledx:u1|clk~73bal } "NODE_NAME" } } { "ledx.vhd" "" { Text "D:/led/ledx.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.700 ns) + CELL(2.200 ns) 17.000 ns ledy:u2\|temp\[7\] 4 REG LC59 2 " "Info: 4: + IC(2.700 ns) + CELL(2.200 ns) = 17.000 ns; Loc. = LC59; Fanout = 2; REG Node = 'ledy:u2\|temp\[7\]'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "4.900 ns" { ledx:u1|clk~73bal ledy:u2|temp[7] } "NODE_NAME" } } { "ledy.vhd" "" { Text "D:/led/ledy.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "11.600 ns ( 68.24 % ) " "Info: Total cell delay = 11.600 ns ( 68.24 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.400 ns ( 31.76 % ) " "Info: Total interconnect delay = 5.400 ns ( 31.76 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "17.000 ns" { clkq ledx:u1|temp[9] ledx:u1|clk~73bal ledy:u2|temp[7] } "NODE_NAME" } } { "d:/quartusii/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartusii/win/Technology_Viewer.qrui" "17.000 ns" { clkq clkq~out ledx:u1|temp[9] ledx:u1|clk~73bal ledy:u2|temp[7] } { 0.000ns 0.000ns 0.000ns 2.700ns 2.700ns } { 0.000ns 2.500ns 2.500ns 4.400ns 2.200ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.600 ns + " "Info: + Micro clock to output delay of source is 1.600 ns" {  } { { "ledy.vhd" "" { Text "D:/led/ledy.vhd" 14 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.600 ns + Longest register pin " "Info: + Longest register to pin delay is 1.600 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns ledy:u2\|temp\[7\] 1 REG LC59 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC59; Fanout = 2; REG Node = 'ledy:u2\|temp\[7\]'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "" { ledy:u2|temp[7] } "NODE_NAME" } } { "ledy.vhd" "" { Text "D:/led/ledy.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.600 ns) 1.600 ns q1\[7\] 2 PIN PIN_30 0 " "Info: 2: + IC(0.000 ns) + CELL(1.600 ns) = 1.600 ns; Loc. = PIN_30; Fanout = 0; PIN Node = 'q1\[7\]'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "1.600 ns" { ledy:u2|temp[7] q1[7] } "NODE_NAME" } } { "led.vhd" "" { Text "D:/led/led.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.600 ns ( 100.00 % ) " "Info: Total cell delay = 1.600 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0}  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "1.600 ns" { ledy:u2|temp[7] q1[7] } "NODE_NAME" } } { "d:/quartusii/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartusii/win/Technology_Viewer.qrui" "1.600 ns" { ledy:u2|temp[7] q1[7] } { 0.000ns 0.000ns } { 0.000ns 1.600ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0}  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "17.000 ns" { clkq ledx:u1|temp[9] ledx:u1|clk~73bal ledy:u2|temp[7] } "NODE_NAME" } } { "d:/quartusii/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartusii/win/Technology_Viewer.qrui" "17.000 ns" { clkq clkq~out ledx:u1|temp[9] ledx:u1|clk~73bal ledy:u2|temp[7] } { 0.000ns 0.000ns 0.000ns 2.700ns 2.700ns } { 0.000ns 2.500ns 2.500ns 4.400ns 2.200ns } } } { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "1.600 ns" { ledy:u2|temp[7] q1[7] } "NODE_NAME" } } { "d:/quartusii/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartusii/win/Technology_Viewer.qrui" "1.600 ns" { ledy:u2|temp[7] q1[7] } { 0.000ns 0.000ns } { 0.000ns 1.600ns } } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0}
{ "Info" "ITDB_TH_RESULT" "ledy:u2\|temp\[0\] rst clkq 11.100 ns register " "Info: th for register \"ledy:u2\|temp\[0\]\" (data pin = \"rst\", clock pin = \"clkq\") is 11.100 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clkq destination 17.000 ns + Longest register " "Info: + Longest clock path from clock \"clkq\" to destination register is 17.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 2.500 ns clkq 1 CLK PIN_87 20 " "Info: 1: + IC(0.000 ns) + CELL(2.500 ns) = 2.500 ns; Loc. = PIN_87; Fanout = 20; CLK Node = 'clkq'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "" { clkq } "NODE_NAME" } } { "led.vhd" "" { Text "D:/led/led.vhd" 4 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 5.000 ns ledx:u1\|temp\[9\] 2 REG LC6 13 " "Info: 2: + IC(0.000 ns) + CELL(2.500 ns) = 5.000 ns; Loc. = LC6; Fanout = 13; REG Node = 'ledx:u1\|temp\[9\]'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "2.500 ns" { clkq ledx:u1|temp[9] } "NODE_NAME" } } { "ledx.vhd" "" { Text "D:/led/ledx.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.700 ns) + CELL(4.400 ns) 12.100 ns ledx:u1\|clk~73bal 3 COMB LC40 8 " "Info: 3: + IC(2.700 ns) + CELL(4.400 ns) = 12.100 ns; Loc. = LC40; Fanout = 8; COMB Node = 'ledx:u1\|clk~73bal'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "7.100 ns" { ledx:u1|temp[9] ledx:u1|clk~73bal } "NODE_NAME" } } { "ledx.vhd" "" { Text "D:/led/ledx.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.700 ns) + CELL(2.200 ns) 17.000 ns ledy:u2\|temp\[0\] 4 REG LC38 2 " "Info: 4: + IC(2.700 ns) + CELL(2.200 ns) = 17.000 ns; Loc. = LC38; Fanout = 2; REG Node = 'ledy:u2\|temp\[0\]'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "4.900 ns" { ledx:u1|clk~73bal ledy:u2|temp[0] } "NODE_NAME" } } { "ledy.vhd" "" { Text "D:/led/ledy.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "11.600 ns ( 68.24 % ) " "Info: Total cell delay = 11.600 ns ( 68.24 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.400 ns ( 31.76 % ) " "Info: Total interconnect delay = 5.400 ns ( 31.76 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "17.000 ns" { clkq ledx:u1|temp[9] ledx:u1|clk~73bal ledy:u2|temp[0] } "NODE_NAME" } } { "d:/quartusii/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartusii/win/Technology_Viewer.qrui" "17.000 ns" { clkq clkq~out ledx:u1|temp[9] ledx:u1|clk~73bal ledy:u2|temp[0] } { 0.000ns 0.000ns 0.000ns 2.700ns 2.700ns } { 0.000ns 2.500ns 2.500ns 4.400ns 2.200ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_TH_DELAY" "1.300 ns + " "Info: + Micro hold delay of destination is 1.300 ns" {  } { { "ledy.vhd" "" { Text "D:/led/ledy.vhd" 14 -1 0 } }  } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.200 ns - Shortest pin register " "Info: - Shortest pin to register delay is 7.200 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.400 ns) 1.400 ns rst 1 PIN PIN_37 8 " "Info: 1: + IC(0.000 ns) + CELL(1.400 ns) = 1.400 ns; Loc. = PIN_37; Fanout = 8; PIN Node = 'rst'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "" { rst } "NODE_NAME" } } { "led.vhd" "" { Text "D:/led/led.vhd" 5 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.700 ns) + CELL(3.100 ns) 7.200 ns ledy:u2\|temp\[0\] 2 REG LC38 2 " "Info: 2: + IC(2.700 ns) + CELL(3.100 ns) = 7.200 ns; Loc. = LC38; Fanout = 2; REG Node = 'ledy:u2\|temp\[0\]'" {  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "5.800 ns" { rst ledy:u2|temp[0] } "NODE_NAME" } } { "ledy.vhd" "" { Text "D:/led/ledy.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.500 ns ( 62.50 % ) " "Info: Total cell delay = 4.500 ns ( 62.50 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.700 ns ( 37.50 % ) " "Info: Total interconnect delay = 2.700 ns ( 37.50 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "7.200 ns" { rst ledy:u2|temp[0] } "NODE_NAME" } } { "d:/quartusii/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartusii/win/Technology_Viewer.qrui" "7.200 ns" { rst rst~out ledy:u2|temp[0] } { 0.000ns 0.000ns 2.700ns } { 0.000ns 1.400ns 3.100ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0}  } { { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "17.000 ns" { clkq ledx:u1|temp[9] ledx:u1|clk~73bal ledy:u2|temp[0] } "NODE_NAME" } } { "d:/quartusii/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartusii/win/Technology_Viewer.qrui" "17.000 ns" { clkq clkq~out ledx:u1|temp[9] ledx:u1|clk~73bal ledy:u2|temp[0] } { 0.000ns 0.000ns 0.000ns 2.700ns 2.700ns } { 0.000ns 2.500ns 2.500ns 4.400ns 2.200ns } } } { "d:/quartusii/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartusii/win/TimingClosureFloorplan.fld" "" "7.200 ns" { rst ledy:u2|temp[0] } "NODE_NAME" } } { "d:/quartusii/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartusii/win/Technology_Viewer.qrui" "7.200 ns" { rst rst~out ledy:u2|temp[0] } { 0.000ns 0.000ns 2.700ns } { 0.000ns 1.400ns 3.100ns } } }  } 0 0 "th for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 4 s Quartus II " "Info: Quartus II Timing Analyzer was successful. 0 errors, 4 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Thu Jan 17 13:57:32 2008 " "Info: Processing ended: Thu Jan 17 13:57:32 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -