📄 model3_select.v
字号:
module model3_select(l1,l2,l3,l4,c,en1,en2,reset,en,clk,c1,c2,l11,l12,l13,l14,l21,l22,l23,l24);
output [1:0] l1,l2,l3,l4;
output c,en1,en2;
input reset,en,clk,c1,c2;
input [1:0] l11,l12,l13,l14,l21,l22,l23,l24;
reg [1:0] l1,l2,l3,l4;
reg c,en1,en2;
wire [1:0] l11,l12,l13,l14,l21,l22,l23,l24;
reg [1:0] i;
always@(posedge clk or negedge reset)
begin
if(reset==1'b0)
begin
i<=2'b00; en1<=1'b0; en2<=1'b0;
l1<=2'b00; l2<=2'b00; l3<=2'b00; l4<=2'b00; c<=1'b0;
end
else if(en==1'b1)
begin
if(i<2'd1)
begin
en1<=1'b1; en2<=1'b0;
l1<=l11; l2<=l12; l3<=l13; l4<=l14; c<=1'b0;
if(c1==1'b1)
i<=i+2'b01;
end
else if(i<2'd3)
begin
en1<=1'b0; en2<=1'b1;
l1<=l21; l2<=l22; l3<=l23; l4<=l24; c<=1'b0;
if(c2==1'b1)
i<=i+2'b01;
end
else if(i==2'd3)
begin
en1<=1'b0; en2<=1'b0;
l1<=2'b00; l2<=2'b00; l3<=2'b00; l4<=2'b00; c<=1'b1;
i<=2'b00;
end
end
else
begin
en1<=1'b0; en2<=1'b0;
l1<=2'b00; l2<=2'b00; l3<=2'b00; l4<=2'b00; c<=1'b0;
i<=2'b00;
end
end
endmodule
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -