clk_div_phase.ncf

来自「《设计与验证Verilog HDL》光盘内容」· NCF 代码 · 共 23 行

NCF
23
字号
#
# Constraints generated by Synplify Pro 8.1.0, Build 540R
#

# Period Constraints

#Begin clock constraints
NET "clk_200M" TNM_NET = "clk_200M"; 
TIMESPEC "TS_clk_200M" = PERIOD "clk_200M" 1.879 ns HIGH 50.00%; 
#End clock constraints

# Output Constraints
# Input Constraints

# I/O Registers Packing Constraints
INST "cnt_rep0_i[2]" IOB=FALSE;
INST "cnt_rep0_i[1]" IOB=FALSE;
INST "cnt_rep0_i[0]" IOB=FALSE;

# Location Constraints

# End of generated constraints

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?