📄 __projnav.log
字号:
ISE Auto-Make Log File-----------------------
Starting: 'jhdparse @_pwm1.jp'
JHDPARSE - VHDL/Verilog Parser.
ISE 4.1i Copyright(c) 1999-2001 Xilinx, Inc. All rights reserved.
Scanning d:/Xilinx_WebPACK/data/simprim.lst
Scanning d:/Xilinx_WebPACK/verilog/src/iSE/unisim_comp.v
Scanning pwm1.v
Writing pwm1.jhd.
JHDPARSE complete - 0 errors, 0 warnings.
Done: completed successfully.
ISE Auto-Make Log File-----------------------
Updating: Assign Pins (ChipViewer)
Starting: 'exewrap @__pwm_2prj_exewrap.rsp'
Creating TCL ProcessDone: completed successfully.
Starting: 'exewrap -mode pipe -tapkeep -command D:/Xilinx_WebPACK/bin/nt/xst.exe -ifn pwm.xst -ofn pwm.syr'
Starting: 'D:/Xilinx_WebPACK/bin/nt/xst.exe -ifn pwm.xst -ofn pwm.syr 'Release 4.1WP3.x - xst E.33Copyright (c) 1995-2001 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to .CPU : 0.00 / 0.22 s | Elapsed : 0.00 / 1.00 s --> Parameter overwrite set to YESCPU : 0.00 / 0.22 s | Elapsed : 0.00 / 1.00 s --> =========================================================================---- Source ParametersInput Format : VERILOGInput File Name : pwm.prj---- Target ParametersTarget Device : XC9500Output File Name : pwmOutput Format : NGCTarget Technology : 9500---- Source OptionsTop Module Name : pwmAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Flip-Flop Type : DMux Extraction : YESResource Sharing : YESComplex Clock Enable Extraction : YES---- Target OptionsAdd IO Buffers : YESEquivalent register Removal : YESMacro Generator : AutoMACRO Preserve : YESXOR Preserve : YES---- General OptionsOptimization Criterion : SpeedOptimization Effort : 1Check Attribute Syntax : YESKeep Hierarchy : YES---- Other Optionswysiwyg : NO========================================================================= Compiling source file : pwm.prjCompiling included source file 'pwm1.v'Module <pwm> compiled.Continuing compilation of source file 'pwm.prj'Compiling included source file 'd:/Xilinx_WebPACK/verilog/src/iSE/unisim_comp.v'Continuing compilation of source file 'pwm.prj'No errors in compilationAnalysis of file <pwm.prj> succeeded. Starting Verilog synthesis. Analyzing top module <pwm>.Module <pwm> is correct for synthesis.Synthesizing Unit <pwm>. Related source file is pwm1.v. Found 10-bit comparator equal for signal <$n0000> created at line 14. Found 16-bit adder for signal <$old_count_1>. Found 16-bit register for signal <count>. Found 16-bit up counter for signal <count1>. Found 10-bit updown counter for signal <pwm_count>. Found 1-bit register for signal <pwm_reg>. Summary: inferred 2 Counter(s). inferred 17 D-type flip-flop(s). inferred 1 Adder/Subtracter(s). inferred 1 Comparator(s).Unit <pwm> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# Registers : 2 16-bit register : 1 1-bit register : 1# Counters : 2 16-bit up counter : 1 10-bit updown counter : 1# Adders/Subtractors : 1 16-bit adder : 1# Comparators : 1 10-bit comparator equal : 1=========================================================================Starting low level synthesis...Optimizing unit <pwm> ...=========================================================================Final ResultsOutput File Name : pwmOutput Format : NGCOptimization Criterion : SpeedTarget Technology : 9500Keep Hierarchy : YESMacro Preserve : YESMacro Generation : AutoXOR Preserve : YESMacro Statistics# Xors : 58 1-bit xor2 : 58Design Statistics# Edif Instances : 222# I/Os : 4=========================================================================CPU : 3.02 / 3.24 s | Elapsed : 3.00 / 4.00 s --> EXEWRAP detected that program 'D:/Xilinx_WebPACK/bin/nt/xst.exe' completed successfully.Done: completed successfully.
Starting: 'exewrap -tapkeep -mode pipe -tcl -command d:/Xilinx_WebPACK/data/projnav/_edfTOngd.tcl _ngdbld.rsp pwm ngdbuild.rsp'
Creating TCL ProcessStarting: 'ngdbuild -f ngdbuild.rsp'Release 4.1WP3.x - ngdbuild E.33Copyright (c) 1995-2001 Xilinx, Inc. All rights reserved.Command Line: ngdbuild -dd _ngo -uc pwm.ucf -p XC9500 pwm.ngc pwm.ngd Reading NGO file "F:/ /Xilinx/pwm1/pwm.ngc" ...Reading component libraries for design expansion...Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_1"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_1 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_10"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_10 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_11"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_11 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_12"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_12 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_13"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_13 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_14"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_14 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_15"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_15 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_2"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_2 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_3"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_3 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_4"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_4 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_5"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_5 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_6"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_6 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_7"...WARNING:LBEngine:353 - Module count1_Madd__n0000_Mxor_Result_7 : All styles for SIMPLE_GATES are implemented identically for the XC9500 family.Running LogiBLOX expansion on symbol "count1_Madd__n0000_Mxor_Result_8"...
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -