⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 int_to_vector_suo.tan.rpt

📁 整型到字符型的转换
💻 RPT
字号:
Classic Timing Analyzer report for int_to_vector_suo
Mon Oct 29 12:09:47 2007
Quartus II Version 7.1 Build 156 04/30/2007 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Timing Analyzer Summary
  3. Timing Analyzer Settings
  4. tpd
  5. Timing Analyzer Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+-----------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary                                                                                                     ;
+------------------------------+-------+---------------+-------------+----------+------+------------+----------+--------------+
; Type                         ; Slack ; Required Time ; Actual Time ; From     ; To   ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+-------------+----------+------+------------+----------+--------------+
; Worst-case tpd               ; N/A   ; None          ; 7.041 ns    ; input[2] ; q[2] ; --         ; --       ; 0            ;
; Total number of failed paths ;       ;               ;             ;          ;      ;            ;          ; 0            ;
+------------------------------+-------+---------------+-------------+----------+------+------------+----------+--------------+


+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings                                                                             ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Option                                                ; Setting            ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Device Name                                           ; EP2S15F484C3       ;      ;    ;             ;
; Timing Models                                         ; Final              ;      ;    ;             ;
; Default hold multicycle                               ; Same as Multicycle ;      ;    ;             ;
; Cut paths between unrelated clock domains             ; On                 ;      ;    ;             ;
; Cut off read during write signal paths                ; On                 ;      ;    ;             ;
; Cut off feedback from I/O pins                        ; On                 ;      ;    ;             ;
; Report Combined Fast/Slow Timing                      ; Off                ;      ;    ;             ;
; Ignore Clock Settings                                 ; Off                ;      ;    ;             ;
; Analyze latches as synchronous elements               ; On                 ;      ;    ;             ;
; Enable Recovery/Removal analysis                      ; Off                ;      ;    ;             ;
; Enable Clock Latency                                  ; Off                ;      ;    ;             ;
; Number of source nodes to report per destination node ; 10                 ;      ;    ;             ;
; Number of destination nodes to report                 ; 10                 ;      ;    ;             ;
; Number of paths to report                             ; 200                ;      ;    ;             ;
; Report Minimum Timing Checks                          ; Off                ;      ;    ;             ;
; Use Fast Timing Models                                ; Off                ;      ;    ;             ;
; Report IO Paths Separately                            ; Off                ;      ;    ;             ;
+-------------------------------------------------------+--------------------+------+----+-------------+


+---------------------------------------------------------------+
; tpd                                                           ;
+-------+-------------------+-----------------+----------+------+
; Slack ; Required P2P Time ; Actual P2P Time ; From     ; To   ;
+-------+-------------------+-----------------+----------+------+
; N/A   ; None              ; 7.041 ns        ; input[2] ; q[2] ;
; N/A   ; None              ; 7.022 ns        ; input[7] ; q[7] ;
; N/A   ; None              ; 7.009 ns        ; input[3] ; q[3] ;
; N/A   ; None              ; 7.006 ns        ; input[1] ; q[1] ;
; N/A   ; None              ; 6.973 ns        ; input[0] ; q[0] ;
; N/A   ; None              ; 6.866 ns        ; input[5] ; q[5] ;
; N/A   ; None              ; 6.598 ns        ; input[4] ; q[4] ;
; N/A   ; None              ; 6.548 ns        ; input[6] ; q[6] ;
+-------+-------------------+-----------------+----------+------+


+--------------------------+
; Timing Analyzer Messages ;
+--------------------------+
Info: *******************************************************************
Info: Running Quartus II Classic Timing Analyzer
    Info: Version 7.1 Build 156 04/30/2007 SJ Full Version
    Info: Processing started: Mon Oct 29 12:09:46 2007
Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off int_to_vector_suo -c int_to_vector_suo --timing_analysis_only
Info: Longest tpd from source pin "input[2]" to destination pin "q[2]" is 7.041 ns
    Info: 1: + IC(0.000 ns) + CELL(0.837 ns) = 0.837 ns; Loc. = PIN_W16; Fanout = 1; PIN Node = 'input[2]'
    Info: 2: + IC(4.242 ns) + CELL(1.962 ns) = 7.041 ns; Loc. = PIN_W15; Fanout = 0; PIN Node = 'q[2]'
    Info: Total cell delay = 2.799 ns ( 39.75 % )
    Info: Total interconnect delay = 4.242 ns ( 60.25 % )
Info: Quartus II Classic Timing Analyzer was successful. 0 errors, 0 warnings
    Info: Allocated 111 megabytes of memory during processing
    Info: Processing ended: Mon Oct 29 12:09:47 2007
    Info: Elapsed time: 00:00:01


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -