produce8.tan.rpt
来自「序列发生器,产生一个8位序列号,序列码可自定义修改,还有一个序列检测器」· RPT 代码 · 共 212 行 · 第 1/2 页
RPT
212 行
Timing Analyzer report for produce8
Thu Dec 06 18:20:53 2007
Version 5.1 Build 213 01/19/2006 Service Pack 1 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'cp'
6. tsu
7. tco
8. th
9. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+-------+---------------+------------------------------------------------+-------+-------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+------------------------------------------------+-------+-------+------------+----------+--------------+
; Worst-case tsu ; N/A ; None ; 4.783 ns ; en ; iq[1] ; -- ; cp ; 0 ;
; Worst-case tco ; N/A ; None ; 8.057 ns ; iq[2] ; q[2] ; cp ; -- ; 0 ;
; Worst-case th ; N/A ; None ; -4.514 ns ; en ; iq[0] ; -- ; cp ; 0 ;
; Clock Setup: 'cp' ; N/A ; None ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[0] ; iq[2] ; cp ; cp ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+------------------------------+-------+---------------+------------------------------------------------+-------+-------+------------+----------+--------------+
+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Option ; Setting ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Device Name ; EP2C5T144C8 ; ; ; ;
; Timing Models ; Preliminary ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; Off ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
; Report IO Paths Separately ; Off ; ; ; ;
; Default hold multicycle ; Same As Multicycle ; ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ; ;
; Cut off read during write signal paths ; On ; ; ; ;
; Cut off feedback from I/O pins ; On ; ; ; ;
; Report Combined Fast/Slow Timing ; Off ; ; ; ;
; Ignore Clock Settings ; Off ; ; ; ;
; Analyze latches as synchronous elements ; On ; ; ; ;
; Enable Recovery/Removal analysis ; Off ; ; ; ;
; Enable Clock Latency ; Off ; ; ; ;
+-------------------------------------------------------+--------------------+------+----+-------------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; cp ; ; User Pin ; None ; 0.000 ns ; 0.000 ns ; -- ; N/A ; N/A ; N/A ; ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'cp' ;
+-------+------------------------------------------------+-------+-------+------------+----------+-----------------------------+---------------------------+-------------------------+
; Slack ; Actual fmax (period) ; From ; To ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-------+------------------------------------------------+-------+-------+------------+----------+-----------------------------+---------------------------+-------------------------+
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[0] ; iq[2] ; cp ; cp ; None ; None ; 1.241 ns ;
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[2] ; iq[1] ; cp ; cp ; None ; None ; 1.240 ns ;
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[2] ; iq[0] ; cp ; cp ; None ; None ; 1.240 ns ;
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[1] ; iq[0] ; cp ; cp ; None ; None ; 0.765 ns ;
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[0] ; iq[1] ; cp ; cp ; None ; None ; 0.764 ns ;
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[1] ; iq[2] ; cp ; cp ; None ; None ; 0.764 ns ;
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[1] ; iq[1] ; cp ; cp ; None ; None ; 0.501 ns ;
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[2] ; iq[2] ; cp ; cp ; None ; None ; 0.501 ns ;
; N/A ; Restricted to 360.10 MHz ( period = 2.777 ns ) ; iq[0] ; iq[0] ; cp ; cp ; None ; None ; 0.501 ns ;
+-------+------------------------------------------------+-------+-------+------------+----------+-----------------------------+---------------------------+-------------------------+
+-------------------------------------------------------------+
; tsu ;
+-------+--------------+------------+------+-------+----------+
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?