📄 cpld_lctl.fit.eqn
字号:
B3L5 = B3L5 $ B3L5_or_out;
--B5L4 is lpm_latch:MD4_latch|q[3]~728 at LC57
B5L4_p2_out = RST & !B5L4;
B5L4_p3_out = !B5L4 & MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & MD[3];
B5L4_p4_out = !RST & B5L4 & MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & !MD[3];
B5L4_or_out = B5L4_p2_out # B5L4_p3_out # B5L4_p4_out;
B5L4 = B5L4 $ B5L4_or_out;
--B3L4 is lpm_latch:MD2_latch|q[3]~728 at LC58
B3L4_p2_out = RST & !B3L4;
B3L4_p3_out = !B3L4 & !MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & MD[3];
B3L4_p4_out = !RST & B3L4 & !MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & !MD[3];
B3L4_or_out = B3L4_p2_out # B3L4_p3_out # B3L4_p4_out;
B3L4 = B3L4 $ B3L4_or_out;
--B5L3 is lpm_latch:MD4_latch|q[2]~734 at LC103
B5L3_p2_out = RST & !B5L3;
B5L3_p3_out = !B5L3 & MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & MD[2];
B5L3_p4_out = !RST & B5L3 & MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & !MD[2];
B5L3_or_out = B5L3_p2_out # B5L3_p3_out # B5L3_p4_out;
B5L3 = B5L3 $ B5L3_or_out;
--B3L3 is lpm_latch:MD2_latch|q[2]~734 at LC110
B3L3_p2_out = RST & !B3L3;
B3L3_p3_out = !B3L3 & !MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & MD[2];
B3L3_p4_out = !RST & B3L3 & !MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & !MD[2];
B3L3_or_out = B3L3_p2_out # B3L3_p3_out # B3L3_p4_out;
B3L3 = B3L3 $ B3L3_or_out;
--B5L2 is lpm_latch:MD4_latch|q[1]~740 at LC90
B5L2_p2_out = RST & !B5L2;
B5L2_p3_out = !B5L2 & MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & MD[1];
B5L2_p4_out = !RST & B5L2 & MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & !MD[1];
B5L2_or_out = B5L2_p2_out # B5L2_p3_out # B5L2_p4_out;
B5L2 = B5L2 $ B5L2_or_out;
--B3L2 is lpm_latch:MD2_latch|q[1]~740 at LC95
B3L2_p2_out = RST & !B3L2;
B3L2_p3_out = !B3L2 & !MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & MD[1];
B3L2_p4_out = !RST & B3L2 & !MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & !MD[1];
B3L2_or_out = B3L2_p2_out # B3L2_p3_out # B3L2_p4_out;
B3L2 = B3L2 $ B3L2_or_out;
--B5L1 is lpm_latch:MD4_latch|q[0]~746 at LC91
B5L1_p2_out = RST & !B5L1;
B5L1_p3_out = !B5L1 & MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & MD[0];
B5L1_p4_out = !RST & B5L1 & MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & !MD[0];
B5L1_or_out = B5L1_p2_out # B5L1_p3_out # B5L1_p4_out;
B5L1 = B5L1 $ B5L1_or_out;
--B3L1 is lpm_latch:MD2_latch|q[0]~746 at LC87
B3L1_p2_out = RST & !B3L1;
B3L1_p3_out = !B3L1 & !MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & MD[0];
B3L1_p4_out = !RST & B3L1 & !MA[1] & !MA[2] & !MA[3] & !MCS & !MWR & MA[0] & !MD[0];
B3L1_or_out = B3L1_p2_out # B3L1_p3_out # B3L1_p4_out;
B3L1 = B3L1 $ B3L1_or_out;
--B1L8 is lpm_latch:lpm_latch_DKO|q[7]~906 at LC5
B1L8_p2_out = A1L84 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !B1L8;
B1L8_p3_out = !B1L8 & RST;
B1L8_p4_out = !A1L84 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & B1L8 & !RST;
B1L8_or_out = B1L8_p2_out # B1L8_p3_out # B1L8_p4_out;
B1L8 = B1L8 $ B1L8_or_out;
--B1L7 is lpm_latch:lpm_latch_DKO|q[6]~912 at LC16
B1L7_p2_out = A1L64 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !B1L7;
B1L7_p3_out = !B1L7 & RST;
B1L7_p4_out = !A1L64 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & B1L7 & !RST;
B1L7_or_out = B1L7_p2_out # B1L7_p3_out # B1L7_p4_out;
B1L7 = B1L7 $ B1L7_or_out;
--B1L6 is lpm_latch:lpm_latch_DKO|q[5]~918 at LC3
B1L6_p2_out = A1L44 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !B1L6;
B1L6_p3_out = !B1L6 & RST;
B1L6_p4_out = !A1L44 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & B1L6 & !RST;
B1L6_or_out = B1L6_p2_out # B1L6_p3_out # B1L6_p4_out;
B1L6 = B1L6 $ B1L6_or_out;
--B1L5 is lpm_latch:lpm_latch_DKO|q[4]~924 at LC1
B1L5_p2_out = A1L24 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !B1L5;
B1L5_p3_out = !B1L5 & RST;
B1L5_p4_out = !A1L24 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & B1L5 & !RST;
B1L5_or_out = B1L5_p2_out # B1L5_p3_out # B1L5_p4_out;
B1L5 = B1L5 $ B1L5_or_out;
--B1L4 is lpm_latch:lpm_latch_DKO|q[3]~930 at LC113
B1L4_p2_out = A1L04 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !B1L4;
B1L4_p3_out = !B1L4 & RST;
B1L4_p4_out = !A1L04 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & B1L4 & !RST;
B1L4_or_out = B1L4_p2_out # B1L4_p3_out # B1L4_p4_out;
B1L4 = B1L4 $ B1L4_or_out;
--B1L3 is lpm_latch:lpm_latch_DKO|q[2]~936 at LC17
B1L3_p2_out = A1L83 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !B1L3;
B1L3_p3_out = !B1L3 & RST;
B1L3_p4_out = !A1L83 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & B1L3 & !RST;
B1L3_or_out = B1L3_p2_out # B1L3_p3_out # B1L3_p4_out;
B1L3 = B1L3 $ B1L3_or_out;
--B1L2 is lpm_latch:lpm_latch_DKO|q[1]~942 at LC100
B1L2_p2_out = A1L63 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !B1L2;
B1L2_p3_out = !B1L2 & RST;
B1L2_p4_out = !A1L63 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & B1L2 & !RST;
B1L2_or_out = B1L2_p2_out # B1L2_p3_out # B1L2_p4_out;
B1L2 = B1L2 $ B1L2_or_out;
--B1L1 is lpm_latch:lpm_latch_DKO|q[0]~948 at LC33
B1L1_p2_out = A1L43 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !B1L1;
B1L1_p3_out = !B1L1 & RST;
B1L1_p4_out = !A1L43 & !IOW & !AEN & !A[11] & !A[10] & A[9] & A[6] & A[8] & A[4] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & B1L1 & !RST;
B1L1_or_out = B1L1_p2_out # B1L1_p3_out # B1L1_p4_out;
B1L1 = B1L1 $ B1L1_or_out;
--A1L18 is D~11322 at LC127
A1L18_p1_out = A1L051 & A1L76 & A1L86 & A1L96 & A1L07 & A1L17 & DK_IN[7];
A1L18_p2_out = INT_COM[7] & !A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR;
A1L18 = A1L18_p1_out # A1L18_p2_out;
--A1L28 is D~11325 at LC18
A1L28_p1_out = A1L151 & DK_IN[6] & A1L98 & A1L09 & A1L19 & A1L29 & A1L901;
A1L28_p2_out = INT_COM[6] & !A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR;
A1L28 = A1L28_p1_out # A1L28_p2_out;
--A1L38 is D~11328 at LC34
A1L38_p1_out = A1L251 & DK_IN[5] & A1L39 & A1L49 & A1L59 & A1L69 & A1L011;
A1L38_p2_out = INT_COM[5] & !A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR;
A1L38 = A1L38_p1_out # A1L38_p2_out;
--A1L48 is D~11331 at LC116
A1L48_p1_out = A1L051 & DK_IN[4] & A1L76 & A1L86 & A1L96 & A1L07 & A1L17;
A1L48_p2_out = INT_COM[4] & !A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR;
A1L48 = A1L48_p1_out # A1L48_p2_out;
--A1L58 is D~11334 at LC66
A1L58_p1_out = A1L351 & DK_IN[3] & A1L79 & A1L89 & A1L99 & A1L001 & A1L111;
A1L58_p2_out = INT_COM[3] & !A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR;
A1L58 = A1L58_p1_out # A1L58_p2_out;
--A1L68 is D~11337 at LC98
A1L68_p1_out = A1L451 & DK_IN[2] & A1L101 & A1L201 & A1L301 & A1L401 & A1L211;
A1L68_p2_out = INT_COM[2] & !A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR;
A1L68 = A1L68_p1_out # A1L68_p2_out;
--A1L78 is D~11340 at LC68
A1L78_p1_out = A1L351 & DK_IN[1] & A1L79 & A1L89 & A1L99 & A1L001 & A1L111;
A1L78_p2_out = INT_COM[1] & !A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR;
A1L78 = A1L78_p1_out # A1L78_p2_out;
--A1L88 is D~11343 at LC82
A1L88_p1_out = A1L551 & DK_IN[0] & A1L501 & A1L601 & A1L701 & A1L801 & A1L311;
A1L88_p2_out = INT_COM[0] & !A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR;
A1L88 = A1L88_p1_out # A1L88_p2_out;
--A1L051 is RD_ISREG~25sexp at SEXP115
A1L051 = EXP(!A[8] & A[5] & !A[7] & !A[3] & !A[2] & !A[1] & !A[0] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR);
--A1L76 is D~11257sexp at SEXP114
A1L76 = EXP(!A[2] & !A[1] & !A[0] & A[7] & !A[5] & A[8] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR);
--A1L86 is D~11259sexp at SEXP127
A1L86 = EXP(!A[1] & A[0] & !A[2] & A[7] & !A[5] & A[8] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR);
--A1L96 is D~11261sexp at SEXP123
A1L96 = EXP(!A[0] & A[1] & !A[2] & A[7] & !A[5] & A[8] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR);
--A1L07 is D~11263sexp at SEXP116
A1L07 = EXP(A[0] & A[1] & !A[2] & A[7] & !A[5] & A[8] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR);
--A1L17 is D~11265sexp at SEXP113
A1L17 = EXP(A[2] & !A[1] & !A[0] & A[7] & !A[5] & A[8] & !AEN & !A[11] & !A[10] & A[9] & !A[6] & !A[4] & !IOR);
--RST is RST at PIN_41
--operation mode is input
RST = INPUT();
--A[11] is A[11] at PIN_69
--operation mode is input
A[11] = INPUT();
--A[10] is A[10] at PIN_72
--operation mode is input
A[10] = INPUT();
--A[9] is A[9] at PIN_88
--operation mode is input
A[9] = INPUT();
--A[8] is A[8] at PIN_102
--operation mode is input
A[8] = INPUT();
--A[7] is A[7] at PIN_8
--operation mode is input
A[7] = INPUT();
--A[6] is A[6] at PIN_86
--operation mode is input
A[6] = INPUT();
--A[5] is A[5] at PIN_116
--operation mode is input
A[5] = INPUT();
--A[4] is A[4] at PIN_117
--operation mode is input
A[4] = INPUT();
--A[3] is A[3] at PIN_22
--operation mode is input
A[3] = INPUT();
--A[2] is A[2] at PIN_6
--operation mode is input
A[2] = INPUT();
--A[1] is A[1] at PIN_14
--operation mode is input
A[1] = INPUT();
--A[0] is A[0] at PIN_5
--operation mode is input
A[0] = INPUT();
--AEN is AEN at PIN_118
--operation mode is input
AEN = INPUT();
--IOW is IOW at PIN_28
--operation mode is input
IOW = INPUT();
--IOR is IOR at PIN_67
--operation mode is input
IOR = INPUT();
--MCS is MCS at PIN_10
--operation mode is input
MCS = INPUT();
--MWR is MWR at PIN_44
--operation mode is input
MWR = INPUT();
--MD[7] is MD[7] at PIN_109
--operation mode is input
MD[7] = INPUT();
--MD[6] is MD[6] at PIN_25
--operation mode is input
MD[6] = INPUT();
--MD[5] is MD[5] at PIN_30
--operation mode is input
MD[5] = INPUT();
--MD[4] is MD[4] at PIN_74
--operation mode is input
MD[4] = INPUT();
--MD[3] is MD[3] at PIN_87
--operation mode is input
MD[3] = INPUT();
--MD[2] is MD[2] at PIN_37
--operation mode is input
MD[2] = INPUT();
--MD[1] is MD[1] at PIN_101
--operation mode is input
MD[1] = INPUT();
--MD[0] is MD[0] at PIN_84
--operation mode is input
MD[0] = INPUT();
--MA[3] is MA[3] at PIN_96
--operation mode is input
MA[3] = INPUT();
--MA[2] is MA[2] at PIN_112
--operation mode is input
MA[2] = INPUT();
--MA[1] is MA[1] at PIN_82
--operation mode is input
MA[1] = INPUT();
--MA[0] is MA[0] at PIN_54
--operation mode is input
MA[0] = INPUT();
--PPS is PPS at PIN_39
--operation mode is input
PPS = INPUT();
--DK_IN[7] is DK_IN[7] at PIN_97
--operation mode is input
DK_IN[7] = INPUT();
--DK_IN[6] is DK_IN[6] at PIN_38
--operation mode is input
DK_IN[6] = INPUT();
--DK_IN[5] is DK_IN[5] at PIN_70
--operation mode is input
DK_IN[5] = INPUT();
--DK_IN[4] is DK_IN[4] at PIN_79
--operation mode is input
DK_IN[4] = INPUT();
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -