⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 jtdtest01.rpt

📁 在maxplusII平台上开发的一个交通等内核
💻 RPT
📖 第 1 页 / 共 3 页
字号:
         # !i10 &  i11 & !i12 & !i13
         #  i10 &  i12 & !i13
         # !i11 &  i12 & !i13;

-- Node name is ':324' 
-- Equation name is '_LC1_B21', type is buried 
_LC1_B21 = LCELL( _EQ021);
  _EQ021 =  i186 & !_LC6_B19
         #  _LC1_B24
         #  _LC2_B24;

-- Node name is '~325~1' 
-- Equation name is '~325~1', location is LC5_B24, type is buried.
-- synthesized logic cell 
_LC5_B24 = LCELL( _EQ022);
  _EQ022 =  i10 &  i12 & !i13
         #  i10 &  i11 & !i13
         #  i10 &  i11 &  i12
         # !i11 &  i12 & !i13;

-- Node name is ':325' 
-- Equation name is '_LC1_B15', type is buried 
_LC1_B15 = LCELL( _EQ023);
  _EQ023 =  _LC7_B22
         #  i185 & !_LC6_B19
         #  _LC5_B24;

-- Node name is '~326~1' 
-- Equation name is '~326~1', location is LC1_B22, type is buried.
-- synthesized logic cell 
_LC1_B22 = LCELL( _EQ024);
  _EQ024 =  i10 &  i12 & !i13
         #  i10 &  i11 &  i12;

-- Node name is ':326' 
-- Equation name is '_LC3_B22', type is buried 
_LC3_B22 = LCELL( _EQ025);
  _EQ025 =  i184 & !_LC6_B19
         #  _LC1_B22
         #  _LC4_B22;

-- Node name is '~327~1' 
-- Equation name is '~327~1', location is LC1_B19, type is buried.
-- synthesized logic cell 
!_LC1_B19 = _LC1_B19~NOT;
_LC1_B19~NOT = LCELL( _EQ026);
  _EQ026 = !i10 & !i11 & !i12 & !i13
         #  i11 & !i12 &  i13
         # !i10 &  i11 &  i13
         #  i10 & !i12 &  i13
         #  i10 & !i11 &  i13
         #  i10 &  i11 & !i12
         # !i10 &  i11 &  i12
         # !i10 &  i12 &  i13
         # !i11 &  i12 &  i13;

-- Node name is ':327' 
-- Equation name is '_LC7_B19', type is buried 
_LC7_B19 = LCELL( _EQ027);
  _EQ027 =  i183 & !_LC6_B19
         #  _LC1_B19;

-- Node name is '~328~1' 
-- Equation name is '~328~1', location is LC7_B20, type is buried.
-- synthesized logic cell 
_LC7_B20 = LCELL( _EQ028);
  _EQ028 =  _LC2_B20
         #  _LC5_B19
         #  i182 & !_LC4_B22;

-- Node name is '~329~1' 
-- Equation name is '~329~1', location is LC5_B19, type is buried.
-- synthesized logic cell 
_LC5_B19 = LCELL( _EQ029);
  _EQ029 =  _LC3_B19
         #  _LC4_B19;

-- Node name is '~329~2' 
-- Equation name is '~329~2', location is LC3_B20, type is buried.
-- synthesized logic cell 
_LC3_B20 = LCELL( _EQ030);
  _EQ030 =  _LC2_B20
         #  _LC4_B22
         #  _LC5_B19
         #  _LC4_B24;

-- Node name is '~329~3' 
-- Equation name is '~329~3', location is LC4_B20, type is buried.
-- synthesized logic cell 
_LC4_B20 = LCELL( _EQ031);
  _EQ031 =  i181 & !_LC6_B19
         #  _LC3_B20;

-- Node name is ':330' 
-- Equation name is '_LC2_B19', type is buried 
_LC2_B19 = LCELL( _EQ032);
  _EQ032 =  _LC1_B19
         #  _LC3_B19
         #  i180 & !_LC6_B19;

-- Node name is ':447' 
-- Equation name is '_LC4_B13', type is buried 
_LC4_B13 = LCELL( _EQ033);
  _EQ033 = !i20 & !i21 &  i22;

-- Node name is ':491' 
-- Equation name is '_LC3_B14', type is buried 
!_LC3_B14 = _LC3_B14~NOT;
_LC3_B14~NOT = LCELL( _EQ034);
  _EQ034 =  i21 & !_LC1_B14
         #  i20 &  i22 & !_LC1_B14
         # !i20 & !i22 & !_LC1_B14;

-- Node name is '~558~1' 
-- Equation name is '~558~1', location is LC3_B21, type is buried.
-- synthesized logic cell 
_LC3_B21 = LCELL( _EQ035);
  _EQ035 = !i20 &  i21 &  i22
         #  i20 & !i21 &  i22
         #  i21 &  i22 &  i286;

-- Node name is '~558~2' 
-- Equation name is '~558~2', location is LC7_B21, type is buried.
-- synthesized logic cell 
_LC7_B21 = LCELL( _EQ036);
  _EQ036 =  i21 & !i22
         # !i20 & !i21 &  i22;

-- Node name is ':559' 
-- Equation name is '_LC2_B13', type is buried 
_LC2_B13 = LCELL( _EQ037);
  _EQ037 =  _LC3_B13
         #  _LC4_B13
         #  i285 & !_LC3_B14;

-- Node name is ':560' 
-- Equation name is '_LC6_B22', type is buried 
_LC6_B22 = LCELL( _EQ038);
  _EQ038 = !i20 &  i21
         # !i20 & !i22
         #  i21 &  i22 &  i284;

-- Node name is '~561~1' 
-- Equation name is '~561~1', location is LC1_B14, type is buried.
-- synthesized logic cell 
_LC1_B14 = LCELL( _EQ039);
  _EQ039 =  i21 & !i22
         #  i20 & !i21 &  i22
         # !i20 &  i21
         # !i20 & !i22;

-- Node name is ':561' 
-- Equation name is '_LC5_B14', type is buried 
_LC5_B14 = LCELL( _EQ040);
  _EQ040 =  i283 & !_LC3_B14
         #  _LC1_B14;

-- Node name is '~562~1' 
-- Equation name is '~562~1', location is LC5_B13, type is buried.
-- synthesized logic cell 
_LC5_B13 = LCELL( _EQ041);
  _EQ041 =  i20 & !i22
         #  i22 &  i282
         #  i20 &  i282
         # !i21 &  i282;

-- Node name is ':562' 
-- Equation name is '_LC1_B13', type is buried 
_LC1_B13 = LCELL( _EQ042);
  _EQ042 =  _LC3_B13
         #  _LC4_B13
         #  _LC5_B13;

-- Node name is ':563' 
-- Equation name is '_LC4_B23', type is buried 
_LC4_B23 = LCELL( _EQ043);
  _EQ043 = !i20 & !i21
         # !i22
         #  i20 &  i21 &  i281;

-- Node name is '~564~1' 
-- Equation name is '~564~1', location is LC3_B13, type is buried.
-- synthesized logic cell 
_LC3_B13 = LCELL( _EQ044);
  _EQ044 =  i20 & !i21 &  i22
         # !i20 &  i21 &  i22
         # !i20 & !i21 & !i22;

-- Node name is ':564' 
-- Equation name is '_LC2_B14', type is buried 
_LC2_B14 = LCELL( _EQ045);
  _EQ045 =  i280 & !_LC3_B14
         #  _LC1_B14;

-- Node name is ':615' 
-- Equation name is '_LC4_B15', type is buried 
_LC4_B15 = DFFE( _EQ046, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ046 =  _LC5_B15 &  _LC6_B15
         #  i287 & !_LC3_B14 & !_LC6_B15;

-- Node name is ':616' 
-- Equation name is '_LC6_B21', type is buried 
_LC6_B21 = DFFE( _EQ047, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ047 =  _LC1_B21 &  _LC6_B15
         # !_LC6_B15 &  _LC7_B21
         #  _LC3_B21 & !_LC6_B15;

-- Node name is ':617' 
-- Equation name is '_LC3_B15', type is buried 
_LC3_B15 = DFFE( _EQ048, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ048 =  _LC1_B15 &  _LC6_B15
         #  _LC2_B13 & !_LC6_B15;

-- Node name is ':618' 
-- Equation name is '_LC2_B22', type is buried 
_LC2_B22 = DFFE( _EQ049, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ049 =  _LC3_B22 &  _LC6_B15
         # !_LC6_B15 &  _LC6_B22;

-- Node name is ':619' 
-- Equation name is '_LC6_B14', type is buried 
_LC6_B14 = DFFE( _EQ050, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ050 =  _LC6_B15 &  _LC7_B19
         #  _LC5_B14 & !_LC6_B15;

-- Node name is ':620' 
-- Equation name is '_LC6_B20', type is buried 
_LC6_B20 = DFFE( _EQ051, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ051 =  _LC5_B24 &  _LC6_B15
         #  _LC6_B15 &  _LC7_B20
         #  _LC1_B13 & !_LC6_B15;

-- Node name is ':621' 
-- Equation name is '_LC1_B20', type is buried 
_LC1_B20 = DFFE( _EQ052, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ052 =  _LC4_B20 &  _LC6_B15
         #  _LC2_B24 &  _LC6_B15
         #  _LC4_B23 & !_LC6_B15;

-- Node name is ':622' 
-- Equation name is '_LC8_B14', type is buried 
_LC8_B14 = DFFE( _EQ053, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ053 =  _LC2_B19 &  _LC6_B15
         #  _LC2_B14 & !_LC6_B15;



Project Information                                    d:\dragon\jtdtest01.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'FLEX10K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:01
   Partitioner                            00:00:00
   Fitter                                 00:00:02
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:03


Memory Allocated
-----------------

Peak memory allocated during compilation  = 14,117K

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -