⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dragonblock02.rpt

📁 在maxplusII平台上开发的一个交通等内核
💻 RPT
📖 第 1 页 / 共 2 页
字号:
 102      -     -    A    --     OUTPUT                0    1    0    0  OUT8


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                       d:\dragon\dragonblock02.rpt
dragonblock02

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      1     -    A    05       AND2                3    0    1    0  :1
   -      2     -    A    04       AND2                3    0    1    0  :2
   -      6     -    A    04       AND2                3    0    1    0  :3
   -      4     -    A    04       AND2                3    0    1    0  :4
   -      3     -    A    01       AND2                3    0    1    0  :5
   -      2     -    A    01       AND2                3    0    1    0  :6
   -      1     -    A    01       AND2                3    0    1    0  :7
   -      1     -    A    04       AND2                3    0    1    0  :8


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                       d:\dragon\dragonblock02.rpt
dragonblock02

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       3/ 96(  3%)     1/ 48(  2%)     0/ 48(  0%)    0/16(  0%)      1/16(  6%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      2/24(  8%)     0/4(  0%)      2/4( 50%)       0/4(  0%)
02:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
03:      2/24(  8%)     0/4(  0%)      2/4( 50%)       0/4(  0%)
04:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
05:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
19:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
20:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:                       d:\dragon\dragonblock02.rpt
dragonblock02

** EQUATIONS **

K1       : INPUT;
K2       : INPUT;
K3       : INPUT;

-- Node name is 'OUT1' 
-- Equation name is 'OUT1', type is output 
OUT1     =  _LC1_A5;

-- Node name is 'OUT2' 
-- Equation name is 'OUT2', type is output 
OUT2     =  _LC2_A4;

-- Node name is 'OUT3' 
-- Equation name is 'OUT3', type is output 
OUT3     =  _LC6_A4;

-- Node name is 'OUT4' 
-- Equation name is 'OUT4', type is output 
OUT4     =  _LC4_A4;

-- Node name is 'OUT5' 
-- Equation name is 'OUT5', type is output 
OUT5     =  _LC3_A1;

-- Node name is 'OUT6' 
-- Equation name is 'OUT6', type is output 
OUT6     =  _LC2_A1;

-- Node name is 'OUT7' 
-- Equation name is 'OUT7', type is output 
OUT7     =  _LC1_A1;

-- Node name is 'OUT8' 
-- Equation name is 'OUT8', type is output 
OUT8     =  _LC1_A4;

-- Node name is ':1' 
-- Equation name is '_LC1_A5', type is buried 
_LC1_A5  = LCELL( _EQ001);
  _EQ001 = !K1 & !K2 & !K3;

-- Node name is ':2' 
-- Equation name is '_LC2_A4', type is buried 
_LC2_A4  = LCELL( _EQ002);
  _EQ002 = !K1 & !K2 & !K3;

-- Node name is ':3' 
-- Equation name is '_LC6_A4', type is buried 
_LC6_A4  = LCELL( _EQ003);
  _EQ003 = !K1 &  K2 & !K3;

-- Node name is ':4' 
-- Equation name is '_LC4_A4', type is buried 
_LC4_A4  = LCELL( _EQ004);
  _EQ004 = !K1 &  K2 & !K3;

-- Node name is ':5' 
-- Equation name is '_LC3_A1', type is buried 
_LC3_A1  = LCELL( _EQ005);
  _EQ005 = !K1 & !K2 & !K3;

-- Node name is ':6' 
-- Equation name is '_LC2_A1', type is buried 
_LC2_A1  = LCELL( _EQ006);
  _EQ006 = !K1 & !K2 & !K3;

-- Node name is ':7' 
-- Equation name is '_LC1_A1', type is buried 
_LC1_A1  = LCELL( _EQ007);
  _EQ007 = !K1 &  K2 & !K3;

-- Node name is ':8' 
-- Equation name is '_LC1_A4', type is buried 
_LC1_A4  = LCELL( _EQ008);
  _EQ008 = !K1 &  K2 & !K3;



Project Information                                d:\dragon\dragonblock02.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'FLEX10K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:02
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 12,828K

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -