⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 elec_lock.map.rpt

📁 本程序是用VHDL语言实现电子密码锁功能,整个系统分为三大模块,一为控制模块,二为键盘显示模块,三为处理模块
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Analysis & Synthesis report for elec_lock
Mon Aug 06 10:38:38 2007
Version 5.1 Build 176 10/26/2005 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Analysis & Synthesis Summary
  3. Analysis & Synthesis Settings
  4. Analysis & Synthesis Source Files Read
  5. Analysis & Synthesis Resource Usage Summary
  6. Analysis & Synthesis Resource Utilization by Entity
  7. General Register Statistics
  8. Parameter Settings for Inferred Entity Instance: lpm_counter:\counter:Q[0]_rtl_0
  9. Analysis & Synthesis Equations
 10. Analysis & Synthesis Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+------------------------------------------------------------------------+
; Analysis & Synthesis Summary                                           ;
+-----------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Mon Aug 06 10:38:37 2007    ;
; Quartus II Version          ; 5.1 Build 176 10/26/2005 SJ Full Version ;
; Revision Name               ; elec_lock                                ;
; Top-level Entity Name       ; elec_lock                                ;
; Family                      ; FLEX10K                                  ;
; Total logic elements        ; 123                                      ;
; Total pins                  ; 41                                       ;
; Total memory bits           ; 0                                        ;
+-----------------------------+------------------------------------------+


+---------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings                                                               ;
+------------------------------------------------------------+----------------+---------------+
; Option                                                     ; Setting        ; Default Value ;
+------------------------------------------------------------+----------------+---------------+
; Device                                                     ; EPF10K10LC84-4 ;               ;
; Top-level entity name                                      ; elec_lock      ; elec_lock     ;
; Family name                                                ; FLEX10K        ; Stratix       ;
; Use smart compilation                                      ; Off            ; Off           ;
; Create Debugging Nodes for IP Cores                        ; Off            ; Off           ;
; Preserve fewer node names                                  ; On             ; On            ;
; Disable OpenCore Plus hardware evaluation                  ; Off            ; Off           ;
; Verilog Version                                            ; Verilog_2001   ; Verilog_2001  ;
; VHDL Version                                               ; VHDL93         ; VHDL93        ;
; State Machine Processing                                   ; Auto           ; Auto          ;
; Extract Verilog State Machines                             ; On             ; On            ;
; Extract VHDL State Machines                                ; On             ; On            ;
; Add Pass-Through Logic to Inferred RAMs                    ; On             ; On            ;
; NOT Gate Push-Back                                         ; On             ; On            ;
; Power-Up Don't Care                                        ; On             ; On            ;
; Remove Redundant Logic Cells                               ; Off            ; Off           ;
; Remove Duplicate Registers                                 ; On             ; On            ;
; Ignore CARRY Buffers                                       ; Off            ; Off           ;
; Ignore CASCADE Buffers                                     ; Off            ; Off           ;
; Ignore GLOBAL Buffers                                      ; Off            ; Off           ;
; Ignore ROW GLOBAL Buffers                                  ; Off            ; Off           ;
; Ignore LCELL Buffers                                       ; Off            ; Off           ;
; Ignore SOFT Buffers                                        ; On             ; On            ;
; Limit AHDL Integers to 32 Bits                             ; Off            ; Off           ;
; Auto Implement in ROM                                      ; Off            ; Off           ;
; Optimization Technique -- FLEX 10K/10KE/10KA/ACEX 1K       ; Area           ; Area          ;
; Carry Chain Length -- FLEX 10K                             ; 32             ; 32            ;
; Cascade Chain Length                                       ; 2              ; 2             ;
; Auto Carry Chains                                          ; On             ; On            ;
; Auto Open-Drain Pins                                       ; On             ; On            ;
; Remove Duplicate Logic                                     ; On             ; On            ;
; Auto ROM Replacement                                       ; On             ; On            ;
; Auto RAM Replacement                                       ; On             ; On            ;
; Auto Clock Enable Replacement                              ; On             ; On            ;
; Auto Resource Sharing                                      ; Off            ; Off           ;
; Allow Any RAM Size For Recognition                         ; Off            ; Off           ;
; Allow Any ROM Size For Recognition                         ; Off            ; Off           ;
; Ignore translate_off and translate_on Synthesis Directives ; Off            ; Off           ;
; Show Parameter Settings Tables in Synthesis Report         ; On             ; On            ;
; HDL message level                                          ; Level2         ; Level2        ;
+------------------------------------------------------------+----------------+---------------+


+--------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read                                                                                                     ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type       ; File Name with Absolute Path                                        ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+
; ../debouncing/debouncing.vhd     ; yes             ; User VHDL File  ; F:/备赛资料/VHDL模块/debouncing/debouncing.vhd                      ;
; elec_lock.vhd                    ; yes             ; User VHDL File  ; F:/备赛资料/VHDL模块/elec_lock/elec_lock.vhd                        ;
; lpm_counter.tdf                  ; yes             ; Megafunction    ; c:/altera/quartus51/libraries/megafunctions/lpm_counter.tdf         ;
; lpm_constant.inc                 ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/lpm_constant.inc        ;
; lpm_decode.inc                   ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/lpm_decode.inc          ;
; lpm_add_sub.inc                  ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/lpm_add_sub.inc         ;
; cmpconst.inc                     ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/cmpconst.inc            ;
; lpm_compare.inc                  ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/lpm_compare.inc         ;
; lpm_counter.inc                  ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/lpm_counter.inc         ;
; dffeea.inc                       ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/dffeea.inc              ;
; alt_synch_counter.inc            ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/alt_synch_counter.inc   ;
; alt_synch_counter_f.inc          ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/alt_synch_counter_f.inc ;
; alt_counter_f10ke.inc            ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/alt_counter_f10ke.inc   ;
; alt_counter_stratix.inc          ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/alt_counter_stratix.inc ;
; aglobal51.inc                    ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/aglobal51.inc           ;
; alt_counter_f10ke.tdf            ; yes             ; Megafunction    ; c:/altera/quartus51/libraries/megafunctions/alt_counter_f10ke.tdf   ;
; flex10ke_lcell.inc               ; yes             ; Other           ; c:/altera/quartus51/libraries/megafunctions/flex10ke_lcell.inc      ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+


+---------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary                                                             ;
+-----------------------------------+---------------------------------------------------------------------+
; Resource                          ; Usage                                                               ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -