📄 dds.fit.eqn
字号:
-- Copyright (C) 1991-2005 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions
-- and other software and tools, and its AMPP partner logic
-- functions, and any output files any of the foregoing
-- (including device programming or simulation files), and any
-- associated documentation or information are expressly subject
-- to the terms and conditions of the Altera Program License
-- Subscription Agreement, Altera MegaCore Function License
-- Agreement, or other applicable license agreement, including,
-- without limitation, that your use is for the sole purpose of
-- programming logic devices manufactured by Altera and sold by
-- Altera or its authorized distributors. Please refer to the
-- applicable agreement for further details.
--G1_q_a[7] is lpm_rom1:inst|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[7] at M4K_X17_Y15
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G1_q_a[7]_PORT_A_address = BUS(N5_sout_node[0], N5_sout_node[1], N5_sout_node[2], N5_sout_node[3], N5_sout_node[4], N5_sout_node[5], N8_sout_node[0], N8_sout_node[1], N8_sout_node[2], N8_sout_node[3], N8_sout_node[4], N8_sout_node[5]);
G1_q_a[7]_PORT_A_address_reg = DFFE(G1_q_a[7]_PORT_A_address, G1_q_a[7]_clock_0, , , G1_q_a[7]_clock_enable_0);
G1_q_a[7]_clock_0 = GLOBAL(D1_clka);
G1_q_a[7]_clock_enable_0 = clken;
G1_q_a[7]_PORT_A_data_out = MEMORY(, , G1_q_a[7]_PORT_A_address_reg, , , , , , G1_q_a[7]_clock_0, , G1_q_a[7]_clock_enable_0, , , );
G1_q_a[7]_PORT_A_data_out_reg = DFFE(G1_q_a[7]_PORT_A_data_out, G1_q_a[7]_clock_0, , , G1_q_a[7]_clock_enable_0);
G1_q_a[7] = G1_q_a[7]_PORT_A_data_out_reg[0];
--G1_q_a[6] is lpm_rom1:inst|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[6] at M4K_X17_Y17
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G1_q_a[6]_PORT_A_address = BUS(N5_sout_node[0], N5_sout_node[1], N5_sout_node[2], N5_sout_node[3], N5_sout_node[4], N5_sout_node[5], N8_sout_node[0], N8_sout_node[1], N8_sout_node[2], N8_sout_node[3], N8_sout_node[4], N8_sout_node[5]);
G1_q_a[6]_PORT_A_address_reg = DFFE(G1_q_a[6]_PORT_A_address, G1_q_a[6]_clock_0, , , G1_q_a[6]_clock_enable_0);
G1_q_a[6]_clock_0 = GLOBAL(D1_clka);
G1_q_a[6]_clock_enable_0 = clken;
G1_q_a[6]_PORT_A_data_out = MEMORY(, , G1_q_a[6]_PORT_A_address_reg, , , , , , G1_q_a[6]_clock_0, , G1_q_a[6]_clock_enable_0, , , );
G1_q_a[6]_PORT_A_data_out_reg = DFFE(G1_q_a[6]_PORT_A_data_out, G1_q_a[6]_clock_0, , , G1_q_a[6]_clock_enable_0);
G1_q_a[6] = G1_q_a[6]_PORT_A_data_out_reg[0];
--G1_q_a[5] is lpm_rom1:inst|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[5] at M4K_X17_Y13
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G1_q_a[5]_PORT_A_address = BUS(N5_sout_node[0], N5_sout_node[1], N5_sout_node[2], N5_sout_node[3], N5_sout_node[4], N5_sout_node[5], N8_sout_node[0], N8_sout_node[1], N8_sout_node[2], N8_sout_node[3], N8_sout_node[4], N8_sout_node[5]);
G1_q_a[5]_PORT_A_address_reg = DFFE(G1_q_a[5]_PORT_A_address, G1_q_a[5]_clock_0, , , G1_q_a[5]_clock_enable_0);
G1_q_a[5]_clock_0 = GLOBAL(D1_clka);
G1_q_a[5]_clock_enable_0 = clken;
G1_q_a[5]_PORT_A_data_out = MEMORY(, , G1_q_a[5]_PORT_A_address_reg, , , , , , G1_q_a[5]_clock_0, , G1_q_a[5]_clock_enable_0, , , );
G1_q_a[5]_PORT_A_data_out_reg = DFFE(G1_q_a[5]_PORT_A_data_out, G1_q_a[5]_clock_0, , , G1_q_a[5]_clock_enable_0);
G1_q_a[5] = G1_q_a[5]_PORT_A_data_out_reg[0];
--G1_q_a[4] is lpm_rom1:inst|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[4] at M4K_X17_Y16
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G1_q_a[4]_PORT_A_address = BUS(N5_sout_node[0], N5_sout_node[1], N5_sout_node[2], N5_sout_node[3], N5_sout_node[4], N5_sout_node[5], N8_sout_node[0], N8_sout_node[1], N8_sout_node[2], N8_sout_node[3], N8_sout_node[4], N8_sout_node[5]);
G1_q_a[4]_PORT_A_address_reg = DFFE(G1_q_a[4]_PORT_A_address, G1_q_a[4]_clock_0, , , G1_q_a[4]_clock_enable_0);
G1_q_a[4]_clock_0 = GLOBAL(D1_clka);
G1_q_a[4]_clock_enable_0 = clken;
G1_q_a[4]_PORT_A_data_out = MEMORY(, , G1_q_a[4]_PORT_A_address_reg, , , , , , G1_q_a[4]_clock_0, , G1_q_a[4]_clock_enable_0, , , );
G1_q_a[4]_PORT_A_data_out_reg = DFFE(G1_q_a[4]_PORT_A_data_out, G1_q_a[4]_clock_0, , , G1_q_a[4]_clock_enable_0);
G1_q_a[4] = G1_q_a[4]_PORT_A_data_out_reg[0];
--G1_q_a[3] is lpm_rom1:inst|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[3] at M4K_X17_Y14
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G1_q_a[3]_PORT_A_address = BUS(N5_sout_node[0], N5_sout_node[1], N5_sout_node[2], N5_sout_node[3], N5_sout_node[4], N5_sout_node[5], N8_sout_node[0], N8_sout_node[1], N8_sout_node[2], N8_sout_node[3], N8_sout_node[4], N8_sout_node[5]);
G1_q_a[3]_PORT_A_address_reg = DFFE(G1_q_a[3]_PORT_A_address, G1_q_a[3]_clock_0, , , G1_q_a[3]_clock_enable_0);
G1_q_a[3]_clock_0 = GLOBAL(D1_clka);
G1_q_a[3]_clock_enable_0 = clken;
G1_q_a[3]_PORT_A_data_out = MEMORY(, , G1_q_a[3]_PORT_A_address_reg, , , , , , G1_q_a[3]_clock_0, , G1_q_a[3]_clock_enable_0, , , );
G1_q_a[3]_PORT_A_data_out_reg = DFFE(G1_q_a[3]_PORT_A_data_out, G1_q_a[3]_clock_0, , , G1_q_a[3]_clock_enable_0);
G1_q_a[3] = G1_q_a[3]_PORT_A_data_out_reg[0];
--G1_q_a[2] is lpm_rom1:inst|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[2] at M4K_X17_Y11
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G1_q_a[2]_PORT_A_address = BUS(N5_sout_node[0], N5_sout_node[1], N5_sout_node[2], N5_sout_node[3], N5_sout_node[4], N5_sout_node[5], N8_sout_node[0], N8_sout_node[1], N8_sout_node[2], N8_sout_node[3], N8_sout_node[4], N8_sout_node[5]);
G1_q_a[2]_PORT_A_address_reg = DFFE(G1_q_a[2]_PORT_A_address, G1_q_a[2]_clock_0, , , G1_q_a[2]_clock_enable_0);
G1_q_a[2]_clock_0 = GLOBAL(D1_clka);
G1_q_a[2]_clock_enable_0 = clken;
G1_q_a[2]_PORT_A_data_out = MEMORY(, , G1_q_a[2]_PORT_A_address_reg, , , , , , G1_q_a[2]_clock_0, , G1_q_a[2]_clock_enable_0, , , );
G1_q_a[2]_PORT_A_data_out_reg = DFFE(G1_q_a[2]_PORT_A_data_out, G1_q_a[2]_clock_0, , , G1_q_a[2]_clock_enable_0);
G1_q_a[2] = G1_q_a[2]_PORT_A_data_out_reg[0];
--G1_q_a[1] is lpm_rom1:inst|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[1] at M4K_X17_Y18
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G1_q_a[1]_PORT_A_address = BUS(N5_sout_node[0], N5_sout_node[1], N5_sout_node[2], N5_sout_node[3], N5_sout_node[4], N5_sout_node[5], N8_sout_node[0], N8_sout_node[1], N8_sout_node[2], N8_sout_node[3], N8_sout_node[4], N8_sout_node[5]);
G1_q_a[1]_PORT_A_address_reg = DFFE(G1_q_a[1]_PORT_A_address, G1_q_a[1]_clock_0, , , G1_q_a[1]_clock_enable_0);
G1_q_a[1]_clock_0 = GLOBAL(D1_clka);
G1_q_a[1]_clock_enable_0 = clken;
G1_q_a[1]_PORT_A_data_out = MEMORY(, , G1_q_a[1]_PORT_A_address_reg, , , , , , G1_q_a[1]_clock_0, , G1_q_a[1]_clock_enable_0, , , );
G1_q_a[1]_PORT_A_data_out_reg = DFFE(G1_q_a[1]_PORT_A_data_out, G1_q_a[1]_clock_0, , , G1_q_a[1]_clock_enable_0);
G1_q_a[1] = G1_q_a[1]_PORT_A_data_out_reg[0];
--G1_q_a[0] is lpm_rom1:inst|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[0] at M4K_X17_Y10
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G1_q_a[0]_PORT_A_address = BUS(N5_sout_node[0], N5_sout_node[1], N5_sout_node[2], N5_sout_node[3], N5_sout_node[4], N5_sout_node[5], N8_sout_node[0], N8_sout_node[1], N8_sout_node[2], N8_sout_node[3], N8_sout_node[4], N8_sout_node[5]);
G1_q_a[0]_PORT_A_address_reg = DFFE(G1_q_a[0]_PORT_A_address, G1_q_a[0]_clock_0, , , G1_q_a[0]_clock_enable_0);
G1_q_a[0]_clock_0 = GLOBAL(D1_clka);
G1_q_a[0]_clock_enable_0 = clken;
G1_q_a[0]_PORT_A_data_out = MEMORY(, , G1_q_a[0]_PORT_A_address_reg, , , , , , G1_q_a[0]_clock_0, , G1_q_a[0]_clock_enable_0, , , );
G1_q_a[0]_PORT_A_data_out_reg = DFFE(G1_q_a[0]_PORT_A_data_out, G1_q_a[0]_clock_0, , , G1_q_a[0]_clock_enable_0);
G1_q_a[0] = G1_q_a[0]_PORT_A_data_out_reg[0];
--G2_q_a[7] is lpm_rom1:inst9|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[7] at M4K_X17_Y2
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G2_q_a[7]_PORT_A_address = BUS(N32L6, N23_sout_node[1], N23_sout_node[2], N23_sout_node[3], N23_sout_node[4], N23_sout_node[5], N35_sout_node[0], N35_sout_node[1], N35_sout_node[2], N35_sout_node[3], N35_sout_node[4], N35_sout_node[5]);
G2_q_a[7]_PORT_A_address_reg = DFFE(G2_q_a[7]_PORT_A_address, G2_q_a[7]_clock_0, , , G2_q_a[7]_clock_enable_0);
G2_q_a[7]_clock_0 = GLOBAL(D1_clka);
G2_q_a[7]_clock_enable_0 = clken;
G2_q_a[7]_PORT_A_data_out = MEMORY(, , G2_q_a[7]_PORT_A_address_reg, , , , , , G2_q_a[7]_clock_0, , G2_q_a[7]_clock_enable_0, , , );
G2_q_a[7]_PORT_A_data_out_reg = DFFE(G2_q_a[7]_PORT_A_data_out, G2_q_a[7]_clock_0, , , G2_q_a[7]_clock_enable_0);
G2_q_a[7] = G2_q_a[7]_PORT_A_data_out_reg[0];
--G2_q_a[6] is lpm_rom1:inst9|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[6] at M4K_X17_Y6
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G2_q_a[6]_PORT_A_address = BUS(N32L6, N23_sout_node[1], N23_sout_node[2], N23_sout_node[3], N23_sout_node[4], N23_sout_node[5], N35_sout_node[0], N35_sout_node[1], N35_sout_node[2], N35_sout_node[3], N35_sout_node[4], N35_sout_node[5]);
G2_q_a[6]_PORT_A_address_reg = DFFE(G2_q_a[6]_PORT_A_address, G2_q_a[6]_clock_0, , , G2_q_a[6]_clock_enable_0);
G2_q_a[6]_clock_0 = GLOBAL(D1_clka);
G2_q_a[6]_clock_enable_0 = clken;
G2_q_a[6]_PORT_A_data_out = MEMORY(, , G2_q_a[6]_PORT_A_address_reg, , , , , , G2_q_a[6]_clock_0, , G2_q_a[6]_clock_enable_0, , , );
G2_q_a[6]_PORT_A_data_out_reg = DFFE(G2_q_a[6]_PORT_A_data_out, G2_q_a[6]_clock_0, , , G2_q_a[6]_clock_enable_0);
G2_q_a[6] = G2_q_a[6]_PORT_A_data_out_reg[0];
--G2_q_a[5] is lpm_rom1:inst9|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[5] at M4K_X17_Y8
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G2_q_a[5]_PORT_A_address = BUS(N32L6, N23_sout_node[1], N23_sout_node[2], N23_sout_node[3], N23_sout_node[4], N23_sout_node[5], N35_sout_node[0], N35_sout_node[1], N35_sout_node[2], N35_sout_node[3], N35_sout_node[4], N35_sout_node[5]);
G2_q_a[5]_PORT_A_address_reg = DFFE(G2_q_a[5]_PORT_A_address, G2_q_a[5]_clock_0, , , G2_q_a[5]_clock_enable_0);
G2_q_a[5]_clock_0 = GLOBAL(D1_clka);
G2_q_a[5]_clock_enable_0 = clken;
G2_q_a[5]_PORT_A_data_out = MEMORY(, , G2_q_a[5]_PORT_A_address_reg, , , , , , G2_q_a[5]_clock_0, , G2_q_a[5]_clock_enable_0, , , );
G2_q_a[5]_PORT_A_data_out_reg = DFFE(G2_q_a[5]_PORT_A_data_out, G2_q_a[5]_clock_0, , , G2_q_a[5]_clock_enable_0);
G2_q_a[5] = G2_q_a[5]_PORT_A_data_out_reg[0];
--G2_q_a[4] is lpm_rom1:inst9|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[4] at M4K_X17_Y5
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G2_q_a[4]_PORT_A_address = BUS(N32L6, N23_sout_node[1], N23_sout_node[2], N23_sout_node[3], N23_sout_node[4], N23_sout_node[5], N35_sout_node[0], N35_sout_node[1], N35_sout_node[2], N35_sout_node[3], N35_sout_node[4], N35_sout_node[5]);
G2_q_a[4]_PORT_A_address_reg = DFFE(G2_q_a[4]_PORT_A_address, G2_q_a[4]_clock_0, , , G2_q_a[4]_clock_enable_0);
G2_q_a[4]_clock_0 = GLOBAL(D1_clka);
G2_q_a[4]_clock_enable_0 = clken;
G2_q_a[4]_PORT_A_data_out = MEMORY(, , G2_q_a[4]_PORT_A_address_reg, , , , , , G2_q_a[4]_clock_0, , G2_q_a[4]_clock_enable_0, , , );
G2_q_a[4]_PORT_A_data_out_reg = DFFE(G2_q_a[4]_PORT_A_data_out, G2_q_a[4]_clock_0, , , G2_q_a[4]_clock_enable_0);
G2_q_a[4] = G2_q_a[4]_PORT_A_data_out_reg[0];
--G2_q_a[3] is lpm_rom1:inst9|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[3] at M4K_X17_Y7
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G2_q_a[3]_PORT_A_address = BUS(N32L6, N23_sout_node[1], N23_sout_node[2], N23_sout_node[3], N23_sout_node[4], N23_sout_node[5], N35_sout_node[0], N35_sout_node[1], N35_sout_node[2], N35_sout_node[3], N35_sout_node[4], N35_sout_node[5]);
G2_q_a[3]_PORT_A_address_reg = DFFE(G2_q_a[3]_PORT_A_address, G2_q_a[3]_clock_0, , , G2_q_a[3]_clock_enable_0);
G2_q_a[3]_clock_0 = GLOBAL(D1_clka);
G2_q_a[3]_clock_enable_0 = clken;
G2_q_a[3]_PORT_A_data_out = MEMORY(, , G2_q_a[3]_PORT_A_address_reg, , , , , , G2_q_a[3]_clock_0, , G2_q_a[3]_clock_enable_0, , , );
G2_q_a[3]_PORT_A_data_out_reg = DFFE(G2_q_a[3]_PORT_A_data_out, G2_q_a[3]_clock_0, , , G2_q_a[3]_clock_enable_0);
G2_q_a[3] = G2_q_a[3]_PORT_A_data_out_reg[0];
--G2_q_a[2] is lpm_rom1:inst9|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[2] at M4K_X17_Y3
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G2_q_a[2]_PORT_A_address = BUS(N32L6, N23_sout_node[1], N23_sout_node[2], N23_sout_node[3], N23_sout_node[4], N23_sout_node[5], N35_sout_node[0], N35_sout_node[1], N35_sout_node[2], N35_sout_node[3], N35_sout_node[4], N35_sout_node[5]);
G2_q_a[2]_PORT_A_address_reg = DFFE(G2_q_a[2]_PORT_A_address, G2_q_a[2]_clock_0, , , G2_q_a[2]_clock_enable_0);
G2_q_a[2]_clock_0 = GLOBAL(D1_clka);
G2_q_a[2]_clock_enable_0 = clken;
G2_q_a[2]_PORT_A_data_out = MEMORY(, , G2_q_a[2]_PORT_A_address_reg, , , , , , G2_q_a[2]_clock_0, , G2_q_a[2]_clock_enable_0, , , );
G2_q_a[2]_PORT_A_data_out_reg = DFFE(G2_q_a[2]_PORT_A_data_out, G2_q_a[2]_clock_0, , , G2_q_a[2]_clock_enable_0);
G2_q_a[2] = G2_q_a[2]_PORT_A_data_out_reg[0];
--G2_q_a[1] is lpm_rom1:inst9|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[1] at M4K_X17_Y9
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G2_q_a[1]_PORT_A_address = BUS(N32L6, N23_sout_node[1], N23_sout_node[2], N23_sout_node[3], N23_sout_node[4], N23_sout_node[5], N35_sout_node[0], N35_sout_node[1], N35_sout_node[2], N35_sout_node[3], N35_sout_node[4], N35_sout_node[5]);
G2_q_a[1]_PORT_A_address_reg = DFFE(G2_q_a[1]_PORT_A_address, G2_q_a[1]_clock_0, , , G2_q_a[1]_clock_enable_0);
G2_q_a[1]_clock_0 = GLOBAL(D1_clka);
G2_q_a[1]_clock_enable_0 = clken;
G2_q_a[1]_PORT_A_data_out = MEMORY(, , G2_q_a[1]_PORT_A_address_reg, , , , , , G2_q_a[1]_clock_0, , G2_q_a[1]_clock_enable_0, , , );
G2_q_a[1]_PORT_A_data_out_reg = DFFE(G2_q_a[1]_PORT_A_data_out, G2_q_a[1]_clock_0, , , G2_q_a[1]_clock_enable_0);
G2_q_a[1] = G2_q_a[1]_PORT_A_data_out_reg[0];
--G2_q_a[0] is lpm_rom1:inst9|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|q_a[0] at M4K_X17_Y4
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 4096, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
G2_q_a[0]_PORT_A_address = BUS(N32L6, N23_sout_node[1], N23_sout_node[2], N23_sout_node[3], N23_sout_node[4], N23_sout_node[5], N35_sout_node[0], N35_sout_node[1], N35_sout_node[2], N35_sout_node[3], N35_sout_node[4], N35_sout_node[5]);
G2_q_a[0]_PORT_A_address_reg = DFFE(G2_q_a[0]_PORT_A_address, G2_q_a[0]_clock_0, , , G2_q_a[0]_clock_enable_0);
G2_q_a[0]_clock_0 = GLOBAL(D1_clka);
G2_q_a[0]_clock_enable_0 = clken;
G2_q_a[0]_PORT_A_data_out = MEMORY(, , G2_q_a[0]_PORT_A_address_reg, , , , , , G2_q_a[0]_clock_0, , G2_q_a[0]_clock_enable_0, , , );
G2_q_a[0]_PORT_A_data_out_reg = DFFE(G2_q_a[0]_PORT_A_data_out, G2_q_a[0]_clock_0, , , G2_q_a[0]_clock_enable_0);
G2_q_a[0] = G2_q_a[0]_PORT_A_data_out_reg[0];
--D1_clka is fp:inst2|clka at LC_X8_Y7_N2
--operation mode is normal
D1_clka_lut_out = D1_clka $ (D1L1 & D1L4 & A1L21);
D1_clka = DFFEAS(D1_clka_lut_out, GLOBAL(clkin), VCC, , , , , , );
--N5_sout_node[0] is lpm_add_sub2:inst4|lpm_add_sub:lpm_add_sub_component|addcore:adder1[0]|a_csnbuffer:result_node|sout_node[0] at LC_X16_Y12_N2
--operation mode is normal
--sload is tied to vcc, which is functionally the same as treating the sdata port as the data input.
N5_sout_node[0]_lut_out = GND;
N5_sout_node[0] = DFFEAS(N5_sout_node[0]_lut_out, GLOBAL(D1_clka), VCC, , , N14_sout_node[0], , , VCC);
--N5_sout_node[1] is lpm_add_sub2:inst4|lpm_add_sub:lpm_add_sub_component|addcore:adder1[0]|a_csnbuffer:result_node|sout_node[1] at LC_X19_Y12_N0
--operation mode is normal
--sload is tied to vcc, which is functionally the same as treating the sdata port as the data input.
N5_sout_node[1]_lut_out = GND;
N5_sout_node[1] = DFFEAS(N5_sout_node[1]_lut_out, GLOBAL(D1_clka), VCC, , , N14_sout_node[1], , , VCC);
--N5_sout_node[2] is lpm_add_sub2:inst4|lpm_add_sub:lpm_add_sub_component|addcore:adder1[0]|a_csnbuffer:result_node|sout_node[2] at LC_X19_Y13_N2
--operation mode is normal
N5_sout_node[2]_lut_out = N14_sout_node[2];
N5_sout_node[2] = DFFEAS(N5_sout_node[2]_lut_out, GLOBAL(D1_clka), VCC, , , , , , );
--N5_sout_node[3] is lpm_add_sub2:inst4|lpm_add_sub:lpm_add_sub_component|addcore:adder1[0]|a_csnbuffer:result_node|sout_node[3] at LC_X16_Y13_N2
--operation mode is normal
--sload is tied to vcc, which is functionally the same as treating the sdata port as the data input.
N5_sout_node[3]_lut_out = GND;
N5_sout_node[3] = DFFEAS(N5_sout_node[3]_lut_out, GLOBAL(D1_clka), VCC, , , N14_sout_node[3], , , VCC);
--N5_sout_node[4] is lpm_add_sub2:inst4|lpm_add_sub:lpm_add_sub_component|addcore:adder1[0]|a_csnbuffer:result_node|sout_node[4] at LC_X19_Y12_N9
--operation mode is normal
N5_sout_node[4]_lut_out = N14_sout_node[4];
N5_sout_node[4] = DFFEAS(N5_sout_node[4]_lut_out, GLOBAL(D1_clka), VCC, , , , , , );
--N5_sout_node[5] is lpm_add_sub2:inst4|lpm_add_sub:lpm_add_sub_component|addcore:adder1[0]|a_csnbuffer:result_node|sout_node[5] at LC_X19_Y12_N8
--operation mode is normal
N5_sout_node[5]_lut_out = N14_sout_node[5];
N5_sout_node[5] = DFFEAS(N5_sout_node[5]_lut_out, GLOBAL(D1_clka), VCC, , , , , , );
--N32_sout_node[0] is lpm_add_sub2:inst5|lpm_add_sub:lpm_add_sub_component|addcore:adder1[0]|a_csnbuffer:result_node|sout_node[0] at LC_X16_Y6_N8
--operation mode is arithmetic
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -