📄 dial1.par
字号:
Release 7.1i par H.38Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.WXY:: Fri Mar 17 10:35:16 2006par -w -intstyle ise -ol std -t 1 dial1_map.ncd dial1.ncd dial1.pcf Constraints file: dial1.pcf.Loading device for application Rf_Device from file '3s400.nph' in environment
D:/Xilinx. "dial1" is an NCD, version 3.1, device xc3s400, package pq208, speed -5Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000
Celsius)Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)Device speed data version: "ADVANCED 1.35 2005-01-22".Device Utilization Summary: Number of External IOBs 20 out of 141 14% Number of LOCed IOBs 20 out of 20 100% Number of Slices 4 out of 3584 1% Number of SLICEMs 0 out of 1792 0%Overall effort level (-ol): Standard (set by user)Placer effort level (-pl): Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl): Standard (set by user)WARNING:Par:276 - The signal clk_IBUF has no loadWARNING:Par:276 - The signal rst_IBUF has no loadStarting PlacerPhase 1.1Phase 1.1 (Checksum:9896af) REAL time: 1 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 1 secs Phase 3.2Phase 3.2 (Checksum:1c9c37d) REAL time: 1 secs Phase 4.8.Phase 4.8 (Checksum:98bd67) REAL time: 2 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 2 secs Phase 6.18Phase 6.18 (Checksum:39386fa) REAL time: 2 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 2 secs Writing design to file dial1.ncdTotal REAL time to Placer completion: 2 secs Total CPU time to Placer completion: 1 secs Starting RouterPhase 1: 42 unrouted; REAL time: 2 secs Phase 2: 42 unrouted; REAL time: 2 secs Phase 3: 16 unrouted; REAL time: 2 secs Phase 4: 0 unrouted; REAL time: 2 secs Total REAL time to Router completion: 2 secs Total CPU time to Router completion: 1 secs Generating "PAR" statistics.INFO:Par:340 - The Delay report will not be generated when running non-timing driven PAR
with effort level Standard or Medium. If a delay report is required please do
one of the following: 1) use effort level High, 2) use the following
environment variable "XIL_PAR_GENERATE_DLY_REPORT", 3) create Timing
constraints for the design.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 2 secs Total CPU time to PAR completion: 1 secs Peak Memory Usage: 73 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 2Number of info messages: 1Writing design to file dial1.ncdPAR done!
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -