📄 lcd.mrp
字号:
Release 7.1.04i Map H.42Xilinx Mapping Report File for Design 'lcd'Design Information------------------Command Line : D:/Xilinx/bin/nt/map.exe -ise
e:\cindy\working\ue_extboard\lcd\LCD.ise -intstyle ise -p xc3s400-pq208-4 -cm
area -pr b -k 4 -c 100 -o lcd_map.ncd lcd.ngd lcd.pcf Target Device : xc3s400Target Package : pq208Target Speed : -4Mapper Version : spartan3 -- $Revision: 1.26.6.4 $Mapped Date : Tue Feb 07 14:36:11 2006Design Summary--------------Number of errors: 0Number of warnings: 2Logic Utilization: Number of Slice Flip Flops: 44 out of 7,168 1% Number of 4 input LUTs: 119 out of 7,168 1%Logic Distribution: Number of occupied Slices: 73 out of 3,584 2% Number of Slices containing only related logic: 73 out of 73 100% Number of Slices containing unrelated logic: 0 out of 73 0% *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs: 131 out of 7,168 1% Number used as logic: 119 Number used as a route-thru: 12 Number of bonded IOBs: 13 out of 141 9% Number of GCLKs: 2 out of 8 25%Total equivalent gate count for design: 1,321Additional JTAG gate count for IOBs: 624Peak Memory Usage: 101 MBNOTES: Related logic is defined as being logic that shares connectivity - e.g. two LUTs are "related" if they share common inputs. When assembling slices, Map gives priority to combine logic that is related. Doing so results in the best timing performance. Unrelated logic shares no connectivity. Map will only begin packing unrelated logic into a slice once 99% of the slices are occupied through related logic packing. Note that once logic distribution reaches the 99% level through related logic packing, this does not mean the device is completely utilized. Unrelated logic packing will then begin, continuing until all usable LUTs and FFs are occupied. Depending on your timing budget, increased levels of unrelated logic packing may adversely affect the overall timing performance of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:LIT:176 - Clock buffer is designated to drive clock loads. BUFGMUX
symbol "physical_group_clk_int/clk_int_BUFG" (output signal=clk_int) has a
mix of clock and non-clock loads. The non-clock loads are: Pin D of clk_intWARNING:PhysDesignRules:372 - Gated clock. Clock net tc_clkcnt is sourced by a
combinatorial pin. This is not good design practice. Use the CE pin to
control the loading of data into the flip-flop.Section 3 - Informational-------------------------INFO:MapLib:562 - No environment variables are currently set.INFO:MapLib:535 - The following Virtex BUFG(s) is/are being retargetted to
Virtex2 BUFGMUX(s) with input tied to I0 and Select pin tied to constant 0: BUFGP symbol "clk_BUFGP" (output signal=clk_BUFGP), BUFG symbol "clk_int_BUFG" (output signal=clk_int)INFO:LIT:244 - All of the single ended outputs in this design are using slew
rate limited output drivers. The delay on speed critical single ended outputs
can be dramatically reduced by designating them as fast outputs in the
schematic.Section 4 - Removed Logic Summary--------------------------------- 2 block(s) optimized awaySection 5 - Removed Logic-------------------------Optimized Block(s):TYPE BLOCKGND XST_GNDVCC XST_VCCTo enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+------------------------------------------------------------------------------------------------------------------------+| IOB Name | Type | Direction | IO Standard | Drive | Slew | Reg (s) | Resistor | IOB || | | | | Strength | Rate | | | Delay |+------------------------------------------------------------------------------------------------------------------------+| Reset | IOB | INPUT | LVCMOS25 | | | | | || clk | IOB | INPUT | LVCMOS25 | | | | | || data<0> | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || data<1> | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || data<2> | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || data<3> | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || data<4> | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || data<5> | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || data<6> | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || data<7> | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || lcd_e | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || lcd_rs | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | || lcd_rw | IOB | OUTPUT | LVCMOS25 | 12 | SLOW | | | |+------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details--------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 13Number of Equivalent Gates for Design = 1,321Number of RPM Macros = 0Number of Hard Macros = 0DCIRESETs = 0CAPTUREs = 0BSCANs = 0STARTUPs = 0DCMs = 0GCLKs = 2ICAPs = 018X18 Multipliers = 0Block RAMs = 0Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 28IOB Dual-Rate Flops not driven by LUTs = 0IOB Dual-Rate Flops = 0IOB Slave Pads = 0IOB Master Pads = 0IOB Latches not driven by LUTs = 0IOB Latches = 0IOB Flip Flops not driven by LUTs = 0IOB Flip Flops = 0Unbonded IOBs = 0Bonded IOBs = 13XORs = 33CARRY_INITs = 18CARRY_SKIPs = 0CARRY_MUXes = 32Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MUXFs = 10MULT_ANDs = 04 input LUTs used as Route-Thrus = 124 input LUTs = 119Slice Latches not driven by LUTs = 0Slice Latches = 0Slice Flip Flops not driven by LUTs = 28Slice Flip Flops = 44SliceMs = 0SliceLs = 73Slices = 73F6 Muxes = 0F5 Muxes = 10F8 Muxes = 0F7 Muxes = 0Number of LUT signals with 4 loads = 1Number of LUT signals with 3 loads = 2Number of LUT signals with 2 loads = 26Number of LUT signals with 1 load = 75NGM Average fanout of LUT = 2.49NGM Maximum fanout of LUT = 17NGM Average fanin for LUT = 3.5210Number of LUT symbols = 119
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -