📄 traffic.tan.qmsg
字号:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" { } { { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 8 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } } } 0} } { } 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register cnt\[19\] register cnt\[9\] 47.62 MHz 21.0 ns Internal " "Info: Clock \"clk\" has Internal fmax of 47.62 MHz between source register \"cnt\[19\]\" and destination register \"cnt\[9\]\" (period= 21.0 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "16.000 ns + Longest register register " "Info: + Longest register to register delay is 16.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns cnt\[19\] 1 REG LC106 30 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC106; Fanout = 30; REG Node = 'cnt\[19\]'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "" { cnt[19] } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 16 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.000 ns) + CELL(8.000 ns) 10.000 ns reduce_or~2415sexp 2 COMB SEXP1 3 " "Info: 2: + IC(2.000 ns) + CELL(8.000 ns) = 10.000 ns; Loc. = SEXP1; Fanout = 3; COMB Node = 'reduce_or~2415sexp'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "10.000 ns" { cnt[19] reduce_or~2415sexp } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(6.000 ns) 16.000 ns cnt\[9\] 3 REG LC9 40 " "Info: 3: + IC(0.000 ns) + CELL(6.000 ns) = 16.000 ns; Loc. = LC9; Fanout = 40; REG Node = 'cnt\[9\]'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "6.000 ns" { reduce_or~2415sexp cnt[9] } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 16 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "14.000 ns 87.50 % " "Info: Total cell delay = 14.000 ns ( 87.50 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 12.50 % " "Info: Total interconnect delay = 2.000 ns ( 12.50 % )" { } { } 0} } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "16.000 ns" { cnt[19] reduce_or~2415sexp cnt[9] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "16.000 ns" { cnt[19] reduce_or~2415sexp cnt[9] } { 0.000ns 2.000ns 0.000ns } { 0.000ns 8.000ns 6.000ns } } } } 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 3.000 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 3.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.000 ns) 3.000 ns clk 1 CLK PIN_83 53 " "Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 53; CLK Node = 'clk'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "" { clk } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 8 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 3.000 ns cnt\[9\] 2 REG LC9 40 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC9; Fanout = 40; REG Node = 'cnt\[9\]'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "0.000 ns" { clk cnt[9] } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 16 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.000 ns 100.00 % " "Info: Total cell delay = 3.000 ns ( 100.00 % )" { } { } 0} } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "3.000 ns" { clk cnt[9] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out cnt[9] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 3.000 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 3.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.000 ns) 3.000 ns clk 1 CLK PIN_83 53 " "Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 53; CLK Node = 'clk'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "" { clk } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 8 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 3.000 ns cnt\[19\] 2 REG LC106 30 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC106; Fanout = 30; REG Node = 'cnt\[19\]'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "0.000 ns" { clk cnt[19] } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 16 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.000 ns 100.00 % " "Info: Total cell delay = 3.000 ns ( 100.00 % )" { } { } 0} } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "3.000 ns" { clk cnt[19] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out cnt[19] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } } 0} } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "3.000 ns" { clk cnt[9] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out cnt[9] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "3.000 ns" { clk cnt[19] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out cnt[19] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.000 ns + " "Info: + Micro clock to output delay of source is 1.000 ns" { } { { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 16 -1 0 } } } 0} { "Info" "ITDB_FULL_TSU_DELAY" "4.000 ns + " "Info: + Micro setup delay of destination is 4.000 ns" { } { { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 16 -1 0 } } } 0} } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "16.000 ns" { cnt[19] reduce_or~2415sexp cnt[9] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "16.000 ns" { cnt[19] reduce_or~2415sexp cnt[9] } { 0.000ns 2.000ns 0.000ns } { 0.000ns 8.000ns 6.000ns } } } { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "3.000 ns" { clk cnt[9] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out cnt[9] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "3.000 ns" { clk cnt[19] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out cnt[19] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } } 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "clk dataout\[2\] en\[0\]~reg0 27.000 ns register " "Info: tco from clock \"clk\" to destination pin \"dataout\[2\]\" through register \"en\[0\]~reg0\" is 27.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 3.000 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 3.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.000 ns) 3.000 ns clk 1 CLK PIN_83 53 " "Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 53; CLK Node = 'clk'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "" { clk } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 8 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 3.000 ns en\[0\]~reg0 2 REG LC118 42 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC118; Fanout = 42; REG Node = 'en\[0\]~reg0'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "0.000 ns" { clk en[0]~reg0 } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 116 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.000 ns 100.00 % " "Info: Total cell delay = 3.000 ns ( 100.00 % )" { } { } 0} } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "3.000 ns" { clk en[0]~reg0 } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out en[0]~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.000 ns + " "Info: + Micro clock to output delay of source is 1.000 ns" { } { { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 116 -1 0 } } } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "23.000 ns + Longest register pin " "Info: + Longest register to pin delay is 23.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns en\[0\]~reg0 1 REG LC118 42 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC118; Fanout = 42; REG Node = 'en\[0\]~reg0'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "" { en[0]~reg0 } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 116 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.000 ns) + CELL(6.000 ns) 8.000 ns reduce_or~2485 2 COMB LC81 1 " "Info: 2: + IC(2.000 ns) + CELL(6.000 ns) = 8.000 ns; Loc. = LC81; Fanout = 1; COMB Node = 'reduce_or~2485'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "8.000 ns" { en[0]~reg0 reduce_or~2485 } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.000 ns) 10.000 ns reduce_or~2433 3 COMB LC82 1 " "Info: 3: + IC(0.000 ns) + CELL(2.000 ns) = 10.000 ns; Loc. = LC82; Fanout = 1; COMB Node = 'reduce_or~2433'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "2.000 ns" { reduce_or~2485 reduce_or~2433 } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.000 ns) + CELL(7.000 ns) 19.000 ns reduce_or~2490 4 COMB LC86 1 " "Info: 4: + IC(2.000 ns) + CELL(7.000 ns) = 19.000 ns; Loc. = LC86; Fanout = 1; COMB Node = 'reduce_or~2490'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "9.000 ns" { reduce_or~2433 reduce_or~2490 } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.000 ns) 23.000 ns dataout\[2\] 5 PIN PIN_56 0 " "Info: 5: + IC(0.000 ns) + CELL(4.000 ns) = 23.000 ns; Loc. = PIN_56; Fanout = 0; PIN Node = 'dataout\[2\]'" { } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "4.000 ns" { reduce_or~2490 dataout[2] } "NODE_NAME" } "" } } { "traffic.v" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/traffic.v" 9 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "19.000 ns 82.61 % " "Info: Total cell delay = 19.000 ns ( 82.61 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.000 ns 17.39 % " "Info: Total interconnect delay = 4.000 ns ( 17.39 % )" { } { } 0} } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "23.000 ns" { en[0]~reg0 reduce_or~2485 reduce_or~2433 reduce_or~2490 dataout[2] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "23.000 ns" { en[0]~reg0 reduce_or~2485 reduce_or~2433 reduce_or~2490 dataout[2] } { 0.000ns 2.000ns 0.000ns 2.000ns 0.000ns } { 0.000ns 6.000ns 2.000ns 7.000ns 4.000ns } } } } 0} } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "3.000 ns" { clk en[0]~reg0 } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out en[0]~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic_cmp.qrpt" Compiler "traffic" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/db/traffic.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/Verilog/综合实验/交通灯/" "" "23.000 ns" { en[0]~reg0 reduce_or~2485 reduce_or~2433 reduce_or~2490 dataout[2] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "23.000 ns" { en[0]~reg0 reduce_or~2485 reduce_or~2433 reduce_or~2490 dataout[2] } { 0.000ns 2.000ns 0.000ns 2.000ns 0.000ns } { 0.000ns 6.000ns 2.000ns 7.000ns 4.000ns } } } } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 1 Quartus II " "Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Wed Dec 14 14:42:58 2005 " "Info: Processing ended: Wed Dec 14 14:42:58 2005" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" { } { } 0} } { } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -