system1.tan.rpt
来自「用VHDL语言实现的控制DS18B20构成测温仪表的程序」· RPT 代码 · 共 259 行 · 第 1/5 页
RPT
259 行
Timing Analyzer report for system1
Fri Oct 27 10:24:57 2006
Version 5.1 Build 176 10/26/2005 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'clock'
6. Clock Hold: 'clock'
7. tsu
8. tco
9. th
10. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+------------------------------------------+---------------+----------------------------------+---------------------------------------------------------------+---------------------------------------------------------------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+------------------------------------------+---------------+----------------------------------+---------------------------------------------------------------+---------------------------------------------------------------+------------+----------+--------------+
; Worst-case tsu ; N/A ; None ; 2.800 ns ; dq[0] ; \Reset1:present ; -- ; clock ; 0 ;
; Worst-case tco ; N/A ; None ; 25.000 ns ; led_convertor:display_component|bitvector[0] ; bitvector[0] ; clock ; -- ; 0 ;
; Worst-case th ; N/A ; None ; 4.000 ns ; dq[0] ; \Reset1:buf[7] ; -- ; clock ; 0 ;
; Clock Setup: 'clock' ; N/A ; None ; 15.38 MHz ( period = 65.000 ns ) ; led_convertor:display_component|convertor:my_convert|temp5[0] ; led_convertor:display_component|convertor:my_convert|b6[1] ; clock ; clock ; 0 ;
; Clock Hold: 'clock' ; Not operational: Clock Skew > Data Delay ; None ; N/A ; ramdata[4] ; led_convertor:display_component|convertor:my_convert|temp4[3] ; clock ; clock ; 77 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 77 ;
+------------------------------+------------------------------------------+---------------+----------------------------------+---------------------------------------------------------------+---------------------------------------------------------------+------------+----------+--------------+
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?