⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 delay_vhd.par

📁 本程序以ISE为开发平台
💻 PAR
字号:
Release 8.2i par I.31Copyright (c) 1995-2006 Xilinx, Inc.  All rights reserved.9FF0F82B2DB0477::  Tue May 08 12:52:26 2007par -w -intstyle ise -ol std -t 1 DELAY_VHD_map.ncd DELAY_VHD.ncd DELAY_VHD.pcfConstraints file: DELAY_VHD.pcf.Loading device for application Rf_Device from file '3s200.nph' in environment C:\Xilinx.   "DELAY_VHD" is an NCD, version 3.1, device xc3s200, package ft256, speed -4Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
   -x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
   internal clocks in this design. The PAR timing summary will list the performance achieved for each clock. Note: For
   the fastest runtime, set the effort level to "std".  For best performance, set the effort level to "high". For a
   balance between the fastest runtime and best performance, set the effort level to "med".Device speed data version:  "PRODUCTION 1.38 2006-05-03".Device Utilization Summary:   Number of BUFGMUXs                  2 out of 8      25%   Number of External IOBs            13 out of 173     7%      Number of LOCed IOBs             0 out of 13      0%   Number of Slices                   32 out of 1920    1%      Number of SLICEMs                0 out of 960     0%Overall effort level (-ol):   Standard Placer effort level (-pl):    High Placer cost table entry (-t): 1Router effort level (-rl):    Standard Starting PlacerPhase 1.1Phase 1.1 (Checksum:98972f) REAL time: 3 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 3 secs Phase 3.2.Phase 3.2 (Checksum:1c9c37d) REAL time: 5 secs Phase 4.3Phase 4.3 (Checksum:26259fc) REAL time: 5 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 5 secs Phase 6.8......Phase 6.8 (Checksum:9a0833) REAL time: 5 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 5 secs Phase 8.18Phase 8.18 (Checksum:4c4b3f8) REAL time: 5 secs Phase 9.5Phase 9.5 (Checksum:55d4a77) REAL time: 5 secs Writing design to file DELAY_VHD.ncdTotal REAL time to Placer completion: 5 secs Total CPU time to Placer completion: 4 secs Starting RouterPhase 1: 245 unrouted;       REAL time: 6 secs Phase 2: 208 unrouted;       REAL time: 6 secs Phase 3: 79 unrouted;       REAL time: 6 secs Phase 4: 79 unrouted; (3282)      REAL time: 6 secs Phase 5: 83 unrouted; (0)      REAL time: 6 secs Phase 6: 0 unrouted; (0)      REAL time: 6 secs Phase 7: 0 unrouted; (0)      REAL time: 6 secs Total REAL time to Router completion: 6 secs Total CPU time to Router completion: 4 secs Partition Implementation Status-------------------------------  No Partitions were found in this design.-------------------------------Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+|           CLK_BUFGP |      BUFGMUX3| No   |   22 |  0.041     |  1.051      |+---------------------+--------------+------+------+------------+-------------+|         LATCH_BUFGP |      BUFGMUX4| No   |    8 |  0.001     |  1.051      |+---------------------+--------------+------+------+------------+-------------+* Net Skew is the difference between the minimum and maximum routingonly delays for the net. Note this is different from Clock Skew whichis reported in TRCE timing report. Clock Skew is the difference betweenthe minimum and maximum path delays which includes logic delays.   The Delay Summary ReportThe NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0   The AVERAGE CONNECTION DELAY for this design is:        0.877   The MAXIMUM PIN DELAY IS:                               2.186   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   1.920   Listing Pin Delays by value: (nsec)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 5.00  d >= 5.00   ---------   ---------   ---------   ---------   ---------   ---------         136         101           3           0           0           0Timing Score: 0Asterisk (*) preceding a constraint indicates it was not met.   This may be due to a setup or hold violation.------------------------------------------------------------------------------------------------------  Constraint                                | Requested  | Actual     | Logic  | Absolute   |Number of                                            |            |            | Levels | Slack      |errors   ------------------------------------------------------------------------------------------------------  Autotimespec constraint for clock net CLK | N/A        | 7.797ns    | 6      | N/A        | N/A       _BUFGP                                    |            |            |        |            |         ------------------------------------------------------------------------------------------------------All constraints were met.INFO:Timing:2761 - N/A entries in the Constraints list may indicate that the    constraint does not cover any paths or that it has no requested value.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 7 secs Total CPU time to PAR completion: 5 secs Peak Memory Usage:  132 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 0Number of info messages: 1Writing design to file DELAY_VHD.ncdPAR done!

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -