singt.tan.qmsg
来自「在EDA开发软件QuartusII上利用VHDL语言实现DDS信号发生器」· QMSG 代码 · 共 12 行 · 第 1/4 页
QMSG
12 行
{ "Info" "ITDB_TH_RESULT" "data_rom:u1\|altsyncram:altsyncram_component\|altsyncram_kds:auto_generated\|sld_mod_ram_rom:mgl_prim2\|ram_rom_addr_reg\[6\] altera_internal_jtag altera_internal_jtag~TCKUTAP 4.096 ns register " "Info: th for register \"data_rom:u1\|altsyncram:altsyncram_component\|altsyncram_kds:auto_generated\|sld_mod_ram_rom:mgl_prim2\|ram_rom_addr_reg\[6\]\" (data pin = \"altera_internal_jtag\", clock pin = \"altera_internal_jtag~TCKUTAP\") is 4.096 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "altera_internal_jtag~TCKUTAP destination 5.229 ns + Longest register " "Info: + Longest clock path from clock \"altera_internal_jtag~TCKUTAP\" to destination register is 5.229 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns altera_internal_jtag~TCKUTAP 1 CLK JTAG_X1_Y6_N1 127 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = JTAG_X1_Y6_N1; Fanout = 127; CLK Node = 'altera_internal_jtag~TCKUTAP'" { } { { "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" "" { Report "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" Compiler "SINGT" "UNKNOWN" "V1" "E:/EDA/DDS/cosx/db/SINGT.quartus_db" { Floorplan "E:/EDA/DDS/cosx/" "" "" { altera_internal_jtag~TCKUTAP } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(4.518 ns) + CELL(0.711 ns) 5.229 ns data_rom:u1\|altsyncram:altsyncram_component\|altsyncram_kds:auto_generated\|sld_mod_ram_rom:mgl_prim2\|ram_rom_addr_reg\[6\] 2 REG LC_X9_Y6_N7 3 " "Info: 2: + IC(4.518 ns) + CELL(0.711 ns) = 5.229 ns; Loc. = LC_X9_Y6_N7; Fanout = 3; REG Node = 'data_rom:u1\|altsyncram:altsyncram_component\|altsyncram_kds:auto_generated\|sld_mod_ram_rom:mgl_prim2\|ram_rom_addr_reg\[6\]'" { } { { "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" "" { Report "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" Compiler "SINGT" "UNKNOWN" "V1" "E:/EDA/DDS/cosx/db/SINGT.quartus_db" { Floorplan "E:/EDA/DDS/cosx/" "" "5.229 ns" { altera_internal_jtag~TCKUTAP data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } "NODE_NAME" } "" } } { "sld_mod_ram_rom.vhd" "" { Text "d:/altera/quartus50/libraries/megafunctions/sld_mod_ram_rom.vhd" 160 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.711 ns 13.60 % " "Info: Total cell delay = 0.711 ns ( 13.60 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.518 ns 86.40 % " "Info: Total interconnect delay = 4.518 ns ( 86.40 % )" { } { } 0} } { { "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" "" { Report "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" Compiler "SINGT" "UNKNOWN" "V1" "E:/EDA/DDS/cosx/db/SINGT.quartus_db" { Floorplan "E:/EDA/DDS/cosx/" "" "5.229 ns" { altera_internal_jtag~TCKUTAP data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.229 ns" { altera_internal_jtag~TCKUTAP data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } { 0.000ns 4.518ns } { 0.000ns 0.711ns } } } } 0} { "Info" "ITDB_FULL_TH_DELAY" "0.015 ns + " "Info: + Micro hold delay of destination is 0.015 ns" { } { { "sld_mod_ram_rom.vhd" "" { Text "d:/altera/quartus50/libraries/megafunctions/sld_mod_ram_rom.vhd" 160 -1 0 } } } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.148 ns - Shortest pin register " "Info: - Shortest pin to register delay is 1.148 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns altera_internal_jtag 1 PIN JTAG_X1_Y6_N1 10 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = JTAG_X1_Y6_N1; Fanout = 10; PIN Node = 'altera_internal_jtag'" { } { { "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" "" { Report "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" Compiler "SINGT" "UNKNOWN" "V1" "E:/EDA/DDS/cosx/db/SINGT.quartus_db" { Floorplan "E:/EDA/DDS/cosx/" "" "" { altera_internal_jtag } "NODE_NAME" } "" } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.033 ns) + CELL(0.115 ns) 1.148 ns data_rom:u1\|altsyncram:altsyncram_component\|altsyncram_kds:auto_generated\|sld_mod_ram_rom:mgl_prim2\|ram_rom_addr_reg\[6\] 2 REG LC_X9_Y6_N7 3 " "Info: 2: + IC(1.033 ns) + CELL(0.115 ns) = 1.148 ns; Loc. = LC_X9_Y6_N7; Fanout = 3; REG Node = 'data_rom:u1\|altsyncram:altsyncram_component\|altsyncram_kds:auto_generated\|sld_mod_ram_rom:mgl_prim2\|ram_rom_addr_reg\[6\]'" { } { { "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" "" { Report "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" Compiler "SINGT" "UNKNOWN" "V1" "E:/EDA/DDS/cosx/db/SINGT.quartus_db" { Floorplan "E:/EDA/DDS/cosx/" "" "1.148 ns" { altera_internal_jtag data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } "NODE_NAME" } "" } } { "sld_mod_ram_rom.vhd" "" { Text "d:/altera/quartus50/libraries/megafunctions/sld_mod_ram_rom.vhd" 160 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.115 ns 10.02 % " "Info: Total cell delay = 0.115 ns ( 10.02 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.033 ns 89.98 % " "Info: Total interconnect delay = 1.033 ns ( 89.98 % )" { } { } 0} } { { "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" "" { Report "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" Compiler "SINGT" "UNKNOWN" "V1" "E:/EDA/DDS/cosx/db/SINGT.quartus_db" { Floorplan "E:/EDA/DDS/cosx/" "" "1.148 ns" { altera_internal_jtag data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "1.148 ns" { altera_internal_jtag data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } { 0.000ns 1.033ns } { 0.000ns 0.115ns } } } } 0} } { { "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" "" { Report "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" Compiler "SINGT" "UNKNOWN" "V1" "E:/EDA/DDS/cosx/db/SINGT.quartus_db" { Floorplan "E:/EDA/DDS/cosx/" "" "5.229 ns" { altera_internal_jtag~TCKUTAP data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.229 ns" { altera_internal_jtag~TCKUTAP data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } { 0.000ns 4.518ns } { 0.000ns 0.711ns } } } { "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" "" { Report "E:/EDA/DDS/cosx/db/SINGT_cmp.qrpt" Compiler "SINGT" "UNKNOWN" "V1" "E:/EDA/DDS/cosx/db/SINGT.quartus_db" { Floorplan "E:/EDA/DDS/cosx/" "" "1.148 ns" { altera_internal_jtag data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "1.148 ns" { altera_internal_jtag data_rom:u1|altsyncram:altsyncram_component|altsyncram_kds:auto_generated|sld_mod_ram_rom:mgl_prim2|ram_rom_addr_reg[6] } { 0.000ns 1.033ns } { 0.000ns 0.115ns } } } } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 1 Quartus II " "Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Sun Apr 09 19:55:11 2006 " "Info: Processing ended: Sun Apr 09 19:55:11 2006" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" { } { } 0} } { } 0}
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?