scancnt4b.tan.qmsg

来自「在EDA开发软件QuartusII上利用VHDL语言实现DDS信号发生器」· QMSG 代码 · 共 12 行 · 第 1/3 页

QMSG
12
字号
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "CLK " "Info: Assuming node \"CLK\" is an undefined clock" {  } { { "SCANCNT4B.vhd" "" { Text "E:/EDA/DDS/10k844/scancnt4b/SCANCNT4B.vhd" 6 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "CLK" } } } }  } 0}  } {  } 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "CLK register register lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\] lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[3\] 125.0 MHz Internal " "Info: Clock \"CLK\" Internal fmax is restricted to 125.0 MHz between source register \"lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\]\" and destination register \"lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[3\]\"" { { "Info" "ITDB_CLOCK_TCH_TCL" "4.0 ns 4.0 ns 8.0 ns " "Info: fmax restricted to Clock High delay (4.0 ns) plus Clock Low delay (4.0 ns) : restricted to 8.0 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "2.500 ns + Longest register register " "Info: + Longest register to register delay is 2.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\] 1 REG LC1_A15 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC1_A15; Fanout = 4; REG Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\]'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.200 ns) 1.200 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|counter_cell\[0\]~COUT 2 COMB LC1_A15 3 " "Info: 2: + IC(0.000 ns) + CELL(1.200 ns) = 1.200 ns; Loc. = LC1_A15; Fanout = 3; COMB Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|counter_cell\[0\]~COUT'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "1.200 ns" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 311 15 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.300 ns) 1.500 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|counter_cell\[1\]~COUT 3 COMB LC2_A15 3 " "Info: 3: + IC(0.000 ns) + CELL(0.300 ns) = 1.500 ns; Loc. = LC2_A15; Fanout = 3; COMB Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|counter_cell\[1\]~COUT'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "0.300 ns" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 311 15 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.300 ns) 1.800 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|counter_cell\[2\]~COUT 4 COMB LC3_A15 1 " "Info: 4: + IC(0.000 ns) + CELL(0.300 ns) = 1.800 ns; Loc. = LC3_A15; Fanout = 1; COMB Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|counter_cell\[2\]~COUT'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "0.300 ns" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[2]~COUT } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 311 15 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.700 ns) 2.500 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[3\] 5 REG LC4_A15 2 " "Info: 5: + IC(0.000 ns) + CELL(0.700 ns) = 2.500 ns; Loc. = LC4_A15; Fanout = 2; REG Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[3\]'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "0.700 ns" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[2]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.500 ns 100.00 % " "Info: Total cell delay = 2.500 ns ( 100.00 % )" {  } {  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "2.500 ns" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[2]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "2.500 ns" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[2]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } { 0.000ns 0.000ns 0.000ns 0.000ns 0.000ns } { 0.000ns 1.200ns 0.300ns 0.300ns 0.700ns } } }  } 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK destination 5.300 ns + Shortest register " "Info: + Shortest clock path from clock \"CLK\" to destination register is 5.300 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.800 ns) 2.800 ns CLK 1 CLK PIN_43 7 " "Info: 1: + IC(0.000 ns) + CELL(2.800 ns) = 2.800 ns; Loc. = PIN_43; Fanout = 7; CLK Node = 'CLK'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "" { CLK } "NODE_NAME" } "" } } { "SCANCNT4B.vhd" "" { Text "E:/EDA/DDS/10k844/scancnt4b/SCANCNT4B.vhd" 6 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.500 ns) + CELL(0.000 ns) 5.300 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[3\] 2 REG LC4_A15 2 " "Info: 2: + IC(2.500 ns) + CELL(0.000 ns) = 5.300 ns; Loc. = LC4_A15; Fanout = 2; REG Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[3\]'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "2.500 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.800 ns 52.83 % " "Info: Total cell delay = 2.800 ns ( 52.83 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.500 ns 47.17 % " "Info: Total interconnect delay = 2.500 ns ( 47.17 % )" {  } {  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "5.300 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.300 ns" { CLK CLK~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } { 0.000ns 0.000ns 2.500ns } { 0.000ns 2.800ns 0.000ns } } }  } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK source 5.300 ns - Longest register " "Info: - Longest clock path from clock \"CLK\" to source register is 5.300 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.800 ns) 2.800 ns CLK 1 CLK PIN_43 7 " "Info: 1: + IC(0.000 ns) + CELL(2.800 ns) = 2.800 ns; Loc. = PIN_43; Fanout = 7; CLK Node = 'CLK'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "" { CLK } "NODE_NAME" } "" } } { "SCANCNT4B.vhd" "" { Text "E:/EDA/DDS/10k844/scancnt4b/SCANCNT4B.vhd" 6 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.500 ns) + CELL(0.000 ns) 5.300 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\] 2 REG LC1_A15 4 " "Info: 2: + IC(2.500 ns) + CELL(0.000 ns) = 5.300 ns; Loc. = LC1_A15; Fanout = 4; REG Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\]'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "2.500 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.800 ns 52.83 % " "Info: Total cell delay = 2.800 ns ( 52.83 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.500 ns 47.17 % " "Info: Total interconnect delay = 2.500 ns ( 47.17 % )" {  } {  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "5.300 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.300 ns" { CLK CLK~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } { 0.000ns 0.000ns 2.500ns } { 0.000ns 2.800ns 0.000ns } } }  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "5.300 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.300 ns" { CLK CLK~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } { 0.000ns 0.000ns 2.500ns } { 0.000ns 2.800ns 0.000ns } } } { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "5.300 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.300 ns" { CLK CLK~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } { 0.000ns 0.000ns 2.500ns } { 0.000ns 2.800ns 0.000ns } } }  } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.100 ns + " "Info: + Micro clock to output delay of source is 1.100 ns" {  } { { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.500 ns + " "Info: + Micro setup delay of destination is 2.500 ns" {  } { { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "2.500 ns" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[2]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "2.500 ns" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[2]~COUT lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } { 0.000ns 0.000ns 0.000ns 0.000ns 0.000ns } { 0.000ns 1.200ns 0.300ns 0.300ns 0.700ns } } } { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "5.300 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.300 ns" { CLK CLK~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } { 0.000ns 0.000ns 2.500ns } { 0.000ns 2.800ns 0.000ns } } } { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "5.300 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.300 ns" { CLK CLK~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } { 0.000ns 0.000ns 2.500ns } { 0.000ns 2.800ns 0.000ns } } }  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[3] } {  } {  } } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0}
{ "Info" "ITDB_TSU_RESULT" "lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\] EN CLK 3.300 ns register " "Info: tsu for register \"lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\]\" (data pin = \"EN\", clock pin = \"CLK\") is 3.300 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.100 ns + Longest pin register " "Info: + Longest pin to register delay is 6.100 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.800 ns) 2.800 ns EN 1 PIN PIN_84 14 " "Info: 1: + IC(0.000 ns) + CELL(2.800 ns) = 2.800 ns; Loc. = PIN_84; Fanout = 14; PIN Node = 'EN'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "" { EN } "NODE_NAME" } "" } } { "SCANCNT4B.vhd" "" { Text "E:/EDA/DDS/10k844/scancnt4b/SCANCNT4B.vhd" 7 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.600 ns) + CELL(1.700 ns) 6.100 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\] 2 REG LC1_A15 4 " "Info: 2: + IC(1.600 ns) + CELL(1.700 ns) = 6.100 ns; Loc. = LC1_A15; Fanout = 4; REG Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\]'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "3.300 ns" { EN lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.500 ns 73.77 % " "Info: Total cell delay = 4.500 ns ( 73.77 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.600 ns 26.23 % " "Info: Total interconnect delay = 1.600 ns ( 26.23 % )" {  } {  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "6.100 ns" { EN lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "6.100 ns" { EN EN~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } { 0.000ns 0.000ns 1.600ns } { 0.000ns 2.800ns 1.700ns } } }  } 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.500 ns + " "Info: + Micro setup delay of destination is 2.500 ns" {  } { { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK destination 5.300 ns - Shortest register " "Info: - Shortest clock path from clock \"CLK\" to destination register is 5.300 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.800 ns) 2.800 ns CLK 1 CLK PIN_43 7 " "Info: 1: + IC(0.000 ns) + CELL(2.800 ns) = 2.800 ns; Loc. = PIN_43; Fanout = 7; CLK Node = 'CLK'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "" { CLK } "NODE_NAME" } "" } } { "SCANCNT4B.vhd" "" { Text "E:/EDA/DDS/10k844/scancnt4b/SCANCNT4B.vhd" 6 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.500 ns) + CELL(0.000 ns) 5.300 ns lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\] 2 REG LC1_A15 4 " "Info: 2: + IC(2.500 ns) + CELL(0.000 ns) = 5.300 ns; Loc. = LC1_A15; Fanout = 4; REG Node = 'lpm_counter:CNT4_rtl_0\|alt_counter_f10ke:wysi_counter\|q\[0\]'" {  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "2.500 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "alt_counter_f10ke.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.tdf" 271 2 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.800 ns 52.83 % " "Info: Total cell delay = 2.800 ns ( 52.83 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.500 ns 47.17 % " "Info: Total interconnect delay = 2.500 ns ( 47.17 % )" {  } {  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "5.300 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.300 ns" { CLK CLK~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } { 0.000ns 0.000ns 2.500ns } { 0.000ns 2.800ns 0.000ns } } }  } 0}  } { { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "6.100 ns" { EN lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "6.100 ns" { EN EN~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } { 0.000ns 0.000ns 1.600ns } { 0.000ns 2.800ns 1.700ns } } } { "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" "" { Report "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B_cmp.qrpt" Compiler "SCANCNT4B" "UNKNOWN" "V1" "E:/EDA/DDS/10k844/scancnt4b/db/SCANCNT4B.quartus_db" { Floorplan "E:/EDA/DDS/10k844/scancnt4b/" "" "5.300 ns" { CLK lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "5.300 ns" { CLK CLK~out lpm_counter:CNT4_rtl_0|alt_counter_f10ke:wysi_counter|q[0] } { 0.000ns 0.000ns 2.500ns } { 0.000ns 2.800ns 0.000ns } } }  } 0}

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?